

# Single-Phase High-Performance Wide-Span Energy Metering IC

#### DATASHEET

## **FEATURES**

## **Metering Features**

- Metering features fully in compliance with the requirements of IEC62052-11, IEC62053-21 and IEC62053-23; applicable in class 1 or class 2 single-phase watthour meter or class 2 single-phase var-hour meter.
- Accuracy of 0.1% for active energy and 0.2% for reactive energy over a dynamic range of 5000:1.
- Temperature coefficient is 15 ppm/ <sup>°</sup>C (typical) for on-chip reference voltage
- Single-point calibration over a dynamic range of 5000:1 for active energy; no calibration needed for reactive energy.
- Energy Meter Constant doubling at low current to save verification time.
- Electrical parameters measurement: less than  $\pm 0.5\%$  fiducial error for Vrms, Irms, mean active/ reactive/ apparent power, frequency, power factor and phase angle.
- Forward/ reverse active/ reactive energy with independent energy registers. Active/ reactive energy can be output by pulse or read through energy registers to adapt to different applications.
- Programmable startup and no-load power threshold.
- Dedicated ADC and different gains for L line and N line current sampling circuits.
   Current sampled over shunt resistor or current transformer (CT); voltage sampled over resistor divider network or potential transformer (PT).
- Programmable L line and N line metering modes: anti-tampering mode (larger power), L line mode (fixed L line), L+N mode (applicable for single-phase three-wire system) and flexible mode (configure through register).
- Programmable L line and N line power difference threshold in anti-tampering mode.

#### Other Features

- 3.3V single power supply. Operating voltage range: 2.8~3.6V. Metering accuracy guaranteed within 3.0V~3.6V. 5V compatible for digital input.
- · Built-in hysteresis for power-on reset.
- Selectable UART interface and SPI interface (four-wire SPI interface or simplified three-wire SPI interface with fixed 24 cycles for all registers operation).
- Parameter diagnosis function and programmable interrupt output of the IRQ interrupt signal and the WarnOut signal.
- Programmable voltage sag detection and zero-crossing output.
- · Channel input range
  - Voltage channel (when gain is '1'): 120μVrms~600mVrms.
  - L line current channel (when gain is '24'): 5μVrms~25mVrms.
  - N line current channel (when gain is '1'): 120μVrms~600mVrms.
- Programmable L line current gain: 1, 4, 8, 16, 24; Programmable N line gain: 1, 2, 4.
- Support L line and N line offset compensation.
- CF1 and CF2 output active and reactive energy pulses respectively which can be used for calibration or energy accumulation.
- Crystal oscillator frequency: 8.192 MHz.

- · Green SSOP28 package.
- Operating temperature: -40  $^{\circ}$ C ~ +85  $^{\circ}$ C .

## **APPLICATION**

The M90E26 is used for active and reactive energy metering for single-phase two-wire (1P2W), single-phase three-wire (1P3W) or anti-tampering energy meters. With the measurement function, the M90E26 can also be used in power instruments which need to measure voltage, current, etc.

## **DESCRIPTION**

The M90E26 is a high-performance wide-span energy metering chip. The ADC and DSP technology ensure the chip's long-term stability over variations in grid and ambient environmental conditions.

## **BLOCK DIAGRAM**



Figure-1 M90E26 Block Diagram



# **Table of Contents**

|   | eatures                                                              |    |
|---|----------------------------------------------------------------------|----|
| A | pplication                                                           | 2  |
| D | escriptionescription                                                 | 2  |
| В | lock Diagram                                                         | 2  |
| 1 | Pin Assignment                                                       | 7  |
|   | Pin Description                                                      |    |
|   | Functional Description                                               |    |
| • | 3.1 Dynamic Metering Range                                           |    |
|   | 3.2 Startup and No-Load Power                                        |    |
|   | 3.3 Energy Registers                                                 |    |
|   | 3.4 N Line Metering and Anti-Tampering                               |    |
|   | 3.4.1 Metering Mode and L/N Line Current Sampling Gain Configuration |    |
|   | 3.4.2 Anti-Tampering Mode                                            |    |
|   | 3.5 Measurement and Zero-Crossing                                    |    |
|   | 3.5.1 Measurement                                                    |    |
|   | 3.5.2 Zero-Crossing                                                  | 13 |
|   | 3.6 Calibration                                                      | 14 |
|   | 3.7 Reset                                                            | 14 |
| 4 | Interface                                                            | 15 |
|   | 4.1 SPI Interface                                                    |    |
|   | 4.1.1 Four-Wire Mode                                                 | 15 |
|   | 4.1.2 Three-Wire Mode                                                | 16 |
|   | 4.1.3 Timeout and Protection                                         | 17 |
|   | 4.2 UART Interface                                                   |    |
|   | 4.2.1 Byte Level Timing                                              |    |
|   | 4.2.2 Write Transaction                                              |    |
|   | 4.2.3 Read transaction                                               |    |
|   | 4.3 WarnOut Pin for Fatal Error Warning                              |    |
|   | 4.4 Low Cost Implementation in Isolation with MCU                    |    |
| _ |                                                                      |    |
| 5 | Register                                                             |    |
|   | 5.1 Register List                                                    |    |
|   | 5.2 Status and Special Register                                      |    |
|   | 5.3 Metering/ Measurement Calibration and Configuration              |    |
|   | 5.3.1 Metering Calibration and Configuration Register                |    |
|   | 5.4 Energy Register                                                  |    |
|   | 5.5 Measurement Register                                             |    |
|   |                                                                      |    |



| 6 | Electrical Specification     | . 51 |
|---|------------------------------|------|
|   | 6.1 Electrical Specification |      |
|   | 6.2 SPI Interface Timing     |      |
|   | 6.3 Power On Reset Timing    |      |
|   | 6.4 Zero-Crossing Timing     |      |
|   | 6.5 Voltage Sag Timing       |      |
|   | 6.6 Pulse Output             |      |
|   | 6.7 Absolute Maximum Rating  |      |
|   | rdering Information          |      |
|   | ackaging Drawings            |      |
|   | evision History              |      |
|   |                              |      |



# **List of Tables**

| Table-1  | Pin Description                                       | 8  |
|----------|-------------------------------------------------------|----|
| Table-2  | Active Energy Metering Error                          | 10 |
| Table-3  | Reactive Energy Metering Error                        | 10 |
| Table-4  | Threshold Configuration for Startup and No-Load Power | 10 |
| Table-5  | Energy Registers                                      | 11 |
| Table-6  | Metering Mode                                         |    |
| Table-7  | The Measurement Format                                |    |
| Table-8  | Read / Write Result in Four-Wire Mode                 | 17 |
| Table-9  | Read / Write Result in Three-Wire Mode                | 17 |
| Table-10 | Register List                                         | 21 |
|          | SPI Timing Specification                              |    |
|          | Power On Reset Specification                          |    |
| Table-13 | Zero-Crossing Specification                           | 55 |
| Table-14 | Voltage Sag Specification                             | 56 |



# List of Figures

| . 2 |
|-----|
| . 7 |
| 15  |
| 15  |
| 16  |
| 16  |
| 18  |
| 18  |
| 19  |
| 53  |
| 53  |
| 54  |
| 55  |
| 55  |
| 56  |
|     |



#### 1 **PIN ASSIGNMENT**



Figure-2 Pin Assignment (Top View)

# 2 PIN DESCRIPTION

**Table-1 Pin Description** 

| Name       | Pin No.  | I/O note 1 | Туре   | Description                                                                                                                                                                                                                                                                                                       |  |
|------------|----------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Reset      | 4        | I          | LVTTL  | Reset: Reset Pin (active low) This pin should connect to ground through a 0.1μF filter capacitor. In application it can also directly connect to one output pin from microcontrolle (MCU).                                                                                                                        |  |
| DVDD       | 3        | I          | Power  | DVDD: Digital Power Supply This pin provides power supply to the digital part. It should be decoupled with a $10\mu F$ electrolytic capacitor and a $0.1\mu F$ capacitor.                                                                                                                                         |  |
| DGND       | 2        | I          | Power  | DGND: Digital Ground                                                                                                                                                                                                                                                                                              |  |
| AVDD       | 5        | I          | Power  | AVDD: Analog Power Supply This pin provides power supply to the analog part. It should be decoupled with a 0.1μF capacitor.                                                                                                                                                                                       |  |
| Vref       | 13       | 0          | Analog | Vref: Output Pin for Reference Voltage This pin should be decoupled with a 1μF capacitor and a 1nF capacitor.                                                                                                                                                                                                     |  |
| AGND       | 6, 14    | I          | Power  | AGND: Analog Ground                                                                                                                                                                                                                                                                                               |  |
| I1P<br>I1N | 10<br>11 | I          | Analog | I1P: Positive Input for L Line Current I1N: Negative Input for L Line Current These pins are differential inputs for L line current. Input range is 5μVrms~25mVrms when gain is '24'.                                                                                                                             |  |
| 12P<br>12N | 7<br>8   | I          | Analog | I2P: Positive Input for N Line Current I2N: Negative Input for N Line Current These pins are differential inputs for N line current. Input range is 120μVrms~600mVrms when gain is '1'.                                                                                                                           |  |
| VP<br>VN   | 16<br>15 | I          | Analog | VP: Positive Input for Voltage VN: Negative Input for Voltage These pins are differential inputs for voltage. Input range is 120μVrms~600mVrms.                                                                                                                                                                   |  |
| USEL       | 12       | I          | LVTTL  | USEL: UART/SPI Interface Selection High: UART interface Low: SPI interface  Note: This pin should not change after reset.                                                                                                                                                                                         |  |
| CS         | 24       | ı          | LVTTL  | CS: Chip Select (Active Low) of SPI In 4-wire SPI mode, this pin must be driven from high to low for each read/ write operation, and maintain low for the entire operation. In 3-wire SPI mode, this pin must be low all the time. Refer to section 4.1.  In UART interface, this pin should be connected to VDD. |  |
| SCLK       | 25       | I          | LVTTL  | SCLK: Serial Clock of SPI This pin is used as the clock for the SPI interface. Data on SDI is shifted into the chip on the rising edge of SCLK while data on SDO is shifted out of the chip on the falling edge of SCLK.  In UART interface, this pin should be connected to ground.                              |  |



Table-1 Pin Description (Continued)

| Name         | Pin No.  | I/O note 1 | Туре  | Description                                                                                                                                                                                                                                    |
|--------------|----------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |          |            |       | SDO: Serial Data Output of SPI This pin is used as the data output for the SPI interface. Data on this pin is shifted out of the chip on the falling edge of SCLK.                                                                             |
| SDO/UTX      | 26       | OZ         | LVTTL | UTX: UART Data Transmit This pin is used to transmit data for the UART interface. This pin needs to be pulled up to VDD by a $10k\Omega$ resistor."                                                                                            |
|              |          |            |       | Note: UART and SPI interface is selected by the USEL pin.                                                                                                                                                                                      |
|              |          |            |       | SDI: Serial Data Input of SPI This pin is used as the data input for the SPI interface. Address and data on this pin is shifted into the chip on the rising edge of SCLK.                                                                      |
| SDI/URX      | 27       | I          | LVTTL | URX: UART Data Receive                                                                                                                                                                                                                         |
|              |          |            |       | This pin is used to receive data for the UART interface.                                                                                                                                                                                       |
|              |          |            |       | Note: UART and SPI interface is selected by the USEL pin.                                                                                                                                                                                      |
| MMD1<br>MMD0 | 1<br>28  | I          | LVTTL | MMD1/0: Metering Mode Configuration  00: anti-tampering mode (larger power);  01: L line mode (fixed L line);  10: L+N mode (applicable for single-phase three-wire system);  11: flexible mode (line specified by the LNSel bit (MMode, 2BH)) |
| OSCI         | 22       | ı          | LVTTL | OSCI: External Crystal Input An 8.192 MHz crystal is connected between OSCI and OSCO. In application, this pin should be connected to ground through a 12pF capacitor.                                                                         |
| osco         | 23       | 0          | LVTTL | OSCO: External Crystal Output  An 8.192 MHz crystal is connected between OSCI and OSCO. In application, this pin should be connected to ground through a 12pF capacitor.                                                                       |
| CF1<br>CF2   | 18<br>19 | 0          | LVTTL | CF1: Active Energy Pulse Output CF2: Reactive Energy Pulse Output These pins output active/reactive energy pulses.                                                                                                                             |
| ZX H         | 21       | 0          | LVTTL | <b>ZX: Voltage Zero-Crossing Output</b> This pin is asserted when voltage crosses zero. Zero-crossing mode can be configured to positive zero-crossing, negative zero-crossing or all zero-crossing by the Zxcon[1:0] bits (MMode, 2BH).       |
| IRQ L        | 20       | 0          | LVTTL | IRQ: Interrupt Output This pin is asserted when one or more events in the SysStatus register (01H) occur. It is deasserted when there is no bit set in the SysStatus register (01H).                                                           |
| WarnOut L    | 17       | 0          | LVTTL | WarnOut: Fatal Error Warning This pin is asserted when there is metering parameter calibration error or voltage sag. Refer to section 4.3.                                                                                                     |
| Resv_Low     | 9        | I          | LVTTL | Reserved For normal operation, these pins should be connected to ground.                                                                                                                                                                       |



# 3 FUNCTIONAL DESCRIPTION

#### 3.1 DYNAMIC METERING RANGE

Accuracy is 0.1% for active energy metering and 0.2% for reactive energy metering over a dynamic range of 5000:1 (typical). Refer to Table-2 and Table-3.

**Table-2 Active Energy Metering Error** 

| Current                                                                                        | Power Factor     | Error(%) |  |
|------------------------------------------------------------------------------------------------|------------------|----------|--|
| 20mA ≤ I < 50mA                                                                                | 1.0              | ±0.2     |  |
| 50mA ≤ I ≤ 100A                                                                                |                  | ±0.1     |  |
| 50mA ≤ I < 100mA                                                                               | 0.5 (Inductive)  | ±0.2     |  |
| 100mA ≤ I ≤ 100A                                                                               | 0.8 (Capacitive) | ±0.1     |  |
| Note: Shunt resistor is 250 $\mu\Omega$ or CT ratio is 1000:1 and load resistor is $6\Omega$ . |                  |          |  |

**Table-3 Reactive Energy Metering Error** 

| Current                                                                                        | sinφ (Inductive or Capacitive) | Error(%) |  |
|------------------------------------------------------------------------------------------------|--------------------------------|----------|--|
| 20mA ≤ I < 50mA                                                                                | 1.0                            | ±0.4     |  |
| 50mA ≤ I ≤ 100A                                                                                | 1.0                            | ±0.2     |  |
| 50mA ≤ I < 100mA                                                                               | 0.5                            | ±0.4     |  |
| 100mA ≤ I ≤ 100A                                                                               | 0.5                            | ±0.2     |  |
| Note: Shunt resistor is 250 $\mu\Omega$ or CT ratio is 1000:1 and load resistor is $6\Omega$ . |                                |          |  |

## 3.2 STARTUP AND NO-LOAD POWER

Startup and no-load power thresholds are programmable, both for active and reactive power. The related registers are listed in Table-4.

Table-4 Threshold Configuration for Startup and No-Load Power

| Threshold                            | Register      |
|--------------------------------------|---------------|
| Threshold for Active Startup Power   | PStartTh, 27H |
| Threshold for Active No-load Power   | PNoITh, 28H   |
| Threshold for Reactive Startup Power | QStartTh, 29H |
| Threshold for Reactive No-load Power | QNolTh, 2AH   |

The M90E26 will start within 1.2 times of the theoretical startup time of the configured startup power, if startup power is less than the corresponding power of 20mA when power factor or  $\sin\phi$  is 1.0.

The M90E26 has no-load status bits, the Pnoload/Qnoload bit (EnStatus, 46H). The M90E26 will not output any active pulse (CF1) in active no-load state. The M90E26 will not output any reactive pulse (CF2) in reactive no-load state.



## 3.3 ENERGY REGISTERS

The M90E26 provides energy pulse output CFx (CF1/CF2) which is proportionate to active/reactive energy. Energy is usually accumulated by adding the CFx pulses in system applications. Alternatively, the M90E26 provides energy registers. There are forward (inductive), reverse (capacitive) and absolute energy registers for both active and reactive energy. Refer to Table-5.

**Table-5 Energy Registers** 

| Energy                               | Register      |
|--------------------------------------|---------------|
| Forward Active Energy                | APenergy, 40H |
| Reverse Active Energy                | ANenergy, 41H |
| Absolute Active Energy               | ATenergy, 42H |
| Forward (Inductive) Reactive Energy  | RPenergy, 43H |
| Reverse (Capacitive) Reactive Energy | RNenergy, 44H |
| Absolute Reactive Energy             | RTenergy, 45H |

Each energy register is cleared after read. The resolution of energy registers is 0.1CF, i.e. one LSB represents 0.1 energy pulse.

## 3.4 N LINE METERING AND ANTI-TAMPERING

#### 3.4.1 METERING MODE AND L/N LINE CURRENT SAMPLING GAIN CONFIGURATION

The M90E26 has two current sampling circuits with N line metering and anti-tampering functions. The MMD1 and MMD0 pins are used to configure the metering mode. Refer to Table-6.

#### **Table-6 Metering Mode**

| MMD1                           | MD1 MMD0 Metering Mode                     |                                                              | CFx (CF1 or CF2) Output                                        |  |
|--------------------------------|--------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------|--|
| 0                              | I III IANTI-TAMBERING WIGGE (Jarger bower) |                                                              | CFx represents the larger energy line. Refer to section 3.4.2. |  |
| 0 1 L Line Mode (fixed L line) |                                            | L Line Mode (fixed L line)                                   | CFx represents L line energy all the time.                     |  |
| 1                              | 0                                          | L+N Mode (applicable for single-phase three-wire system)     | energy                                                         |  |
| 1                              | 1                                          | Flexible Mode (line specified by the LNSel bit (MMode, 2BH)) | CFx represents energy of the specified line.                   |  |

The M90E26 has two current sampling circuits with different gain configurations. L line gain can be 1, 4, 8, 16 and 24, and N line gain can be 1, 2 and 4. The configuration is made by the MMode register (2BH). Generally L line can be sampled over shunt resistor or CT. N line can be sampled over CT for isolation consideration. Note that Rogowski coil is not supported.

#### 3.4.2 ANTI-TAMPERING MODE

#### Threshold

In anti-tampering mode, the power difference threshold between L line and N line can be: 1%, 2%,... 12%, 12.5%, 6.25%, 3.125% and 1.5625%, altogether 16 choices. The configuration is made by the Pthresh[3:0] bits (MMode, 2BH) and the default value is 3.125%. The threshold is applicable for active energy. The metering line of the reactive energy follows that of the active energy.

#### Compare Method

In anti-tampering mode, the compare method is as follows:

If current metering line is L line and

N line is switched as the metering line, otherwise L line keeps as the metering line.

If current metering line is N line and

L line is switched as the metering line, otherwise N line keeps as the metering line.

This method can achieve hysteresis around the threshold automatically. L line is employed after reset by default.

#### Special Treatment at Low Power

When power is low, general factors such as the quantization error or calibration difference between L line and N line might cause the power difference to be exceeded. To ensure L line and N line to start up normally, special treatment as follows is adopted:

The line with higher power is selected as the metering line when both L line and N line power are lower than 8 times of the startup power but higher than the startup power.



### 3.5 MEASUREMENT AND ZERO-CROSSING

#### 3.5.1 MEASUREMENT

The M90E26 has the following measurements:

- · voltage rms
- current rms (L line/N line)
- mean active power (L line/N line)
- mean reactive power (L line/N line)
- voltage frequency
- power factor (L line/N line)
- phase angle between voltage and current (L line/N line)
- mean apparent power (L line/N line)

The above measurements are all calculated with fiducial error except for frequency. The frequency accuracy is 0.01Hz, and the other measurement accuracy is 0.5%. Fiducial error is calculated as follow:

$$Fiducial\_E \, rror = \frac{U_{mea} - U_{real}}{U_{rv}} * 100\%$$

Where  $U_{mea}$  is the measured voltage,  $U_{real}$  is the actual voltage and  $U_{FV}$  is the fiducial value.

**Table-7 The Measurement Format** 

| Measurement                              | Fiducial Value (FV)     | M90E26 Defined Format | Range                      | Comment                         |
|------------------------------------------|-------------------------|-----------------------|----------------------------|---------------------------------|
| Voltage rms                              | Un                      | XXX.XX                | 0~655.35V                  |                                 |
| Current rms <sup>note 1, note 2</sup>    | lmax<br>as 4lb          | XX.XXX                | 0~65.535A                  |                                 |
| Active/ Reactive Power <sup>note 1</sup> | maximum power as Un*4lb | XX.XXX                | -32.768~+32.767<br>kW/kvar | Complement, MSB as the sign bit |
| Apparent Power <sup>note 1</sup>         | Un*4lb                  | XX.XXX                | 0~+32.767 kVA              | Complement, MSB always '0'      |
| Frequency                                | fn                      | XX.XX                 | 45.00~65.00 Hz             |                                 |
| Power Factor <sup>note 3</sup>           | 1.000                   | X.XXX                 | -1.000~+1.000              | Signed, MSB as the sign bit     |
| Phase Angle <sup>note 4</sup>            | 180°                    | XXX.X                 | -180°~+180°                | Signed, MSB as the sign bit     |

**Note 1:** All registers are of 16 bits. For cases when the current and active/reactive/apparent power goes beyond the above range, it is suggested to be handled by microcontroller (MCU) in application. For example, register value can be calibrated to 1/2 of the actual value during calibration, then multiply 2 in application. Note that if the actual current is twice of that of the M90E26, the actual active/reactive/apparent power is also twice of that of the M90E26.

**Note 2:** The accuracy is not guaranteed when the current is lower than 15mA. Note that the tolerance is 25 mA at I<sub>FV</sub> of 5A and fiducial accuracy of 0.5%.

Note 3: Power factor is obtained by active power dividing apparent power

**Note 4:** Phase angle is obtained when voltage/current crosses zero at the frequency of 256kHz. Precision is not guaranteed at small current.

#### 3.5.2 ZERO-CROSSING

The ZX pin is asserted when the sampling voltage crosses zero. Zero-crossing mode can be configured to positive zero-crossing, negative zero-crossing and all zero-crossing by the Zxcon[1:0] bits (MMode, 2BH). Refer to section 6.4.

The zero-crossing signal can facilitate operations such as relay operation and power line carrier transmission in typical smart meter applications.



#### 3.6 CALIBRATION

Calibration includes metering and measurement calibration.

## **Metering Calibration**

The M90E26 design methodology guarantees the accuracy over the entire dynamic range, after metering calibration at one specific current, i.e. the basic current of I<sub>b</sub>.

The calibration procedure includes the following steps:

- 1. Calibrate gain at unity power factor;
- 2. Calibrate phase angle compensation at 0.5 inductive power factor.

Generally, line current sampling is susceptible to the circuits around the sensor when shunt resistor is employed as the current sensor in L line. For example, the transformer in the energy meter's power supply may conduct interference to the shunt resistor. Such interference will cause perceptible metering error, especially at low current conditions. The total interfere is at a statistically constant level. In this case, the M90E26 provides the power offset compensation feature to improve metering performance.

L line and N line need to be calibrated sequentially. Reactive energy does not need to be calibrated after active energy calibration completed.

#### Measurement Calibration

Measurement calibration includes gain calibration for voltage rms and current rms.

Considering the possible nonlinearity around zero caused by external components, the M90E26 also provides offset compensation for voltage rms, current rms, mean active power and mean reactive power.

The M90E26 design methodology guarantees automatic calibration for frequency, phase angle and power factor measurement.

#### 3.7 RESET

The M90E26 has an on-chip power supply monitor circuit with built-in hysteresis. The M90E26 only works within the voltage range.

The M90E26 has three means of reset: power-on reset, hardware reset and software reset. All registers resume to their default value after reset.

Power-on Reset: Power-on reset is initiated during power-up. Refer to section 6.3.

Hardware Reset: Hardware Reset is initiated when the reset pin is pulled low. The width of the reset signal should be over 200µs.

Software Reset: Software Reset is initiated when '789AH' is written to the software reset register (SoftReset, 00H).



### 4 INTERFACE

The M90E26 supports both Serial Peripheral Interface (SPI) and UART interface. The selection is made by the USEL pin. When the USEL pin is low, SPI interface is selected. When the USEL pin is high, UART interface is selected. Note that the USEL pin should not change after reset.

#### 4.1 SPI INTERFACE

SPI is a full-duplex, synchronous channel. There are two SPI modes: four-wire mode and three-wire mode. In four-wire mode, four pins are used:  $\overline{CS}$ , SCLK, SDI and SDO. In three-wire mode, three pins are used: SCLK, SDI and SDO. Data on SDI is shifted into the chip on the rising edge of SCLK while data on SDO is shifted out of the chip on the falling edge of SCLK. The LastData register (06H) stores the 16-bit data that is just read or written.

#### 4.1.1 FOUR-WIRE MODE

In four-wire mode, the  $\overline{\text{CS}}$  pin must be driven low for the entire read or write operation. The first bit on SDI defines the access type and the lower 7-bit is decoded as address.

#### Read Sequence

As shown in Figure-3, a read operation is initiated by a high on SDI followed by a 7-bit register address. A 16-bit data in this register is then shifted out of the chip on SDO. A complete read operation contains 24 cycles.



Figure-3 Read Sequence in Four-Wire Mode

#### Write Sequence

As shown in Figure-4, a write operation is initiated by a low on SDI followed by a 7-bit register address. A 16-bit data is then shifted into the chip on SDI. A complete write operation contains 24 cycles.



Figure-4 Write Sequence in Four-Wire Mode



#### 4.1.2 THREE-WIRE MODE

In three-wire mode,  $\overline{\text{CS}}$  is always at low level. When there is no operation, SCLK keeps at high level. The start of a read or write operation is triggered if SCLK is consistently low for at least 400 $\mu$ s. The subsequent read or write operation is similar to that in four-wire mode. Refer to Figure-5 and Figure-6.



Figure-5 Read Sequence in Three-Wire Mode



Figure-6 Write Sequence in Three-Wire Mode



#### 4.1.3 TIMEOUT AND PROTECTION

Timeout occurs if SCLK does not toggle for 6ms in both four-wire and three-wire modes. When timeout, the read or write operation is aborted.

If there are more than 24 SCLK cycles when  $\overline{\text{CS}}$  is driven low in four-wire mode or between two starts in three-wire mode, writing operation is prohibited while normal reading operation can be completed by taking the first 24 SCLK cycles as the valid ones. However, the reading result might not be the intended one.

A read access to an invalid address returns all zero. A write access to an invalid address is discarded.

Table-8 and Table-9 list the read or write result in different conditions.

Table-8 Read / Write Result in Four-Wire Mode

|           | Condition |                               | Result               |                             |  |
|-----------|-----------|-------------------------------|----------------------|-----------------------------|--|
| Operation | Timeout   | SCLK Cycles <sup>note 1</sup> | Read/Write<br>Status | LastData<br>Register Update |  |
|           | note 2    | >=24                          | Normal Read          | Yes                         |  |
| Read      | note 2    | <24                           | Partial Read         | No                          |  |
|           | No        | =24                           | Normal Write         | Yes                         |  |
|           | No        | !=24                          | No Write             | No                          |  |
| Write     | Yes       | -                             | No Write             | No                          |  |

**Note 1:** The number of SCLK cycles when  $\overline{CS}$  is driven low or the number of SCLK cycles before timeout if any.

Note 2: '-' stands for Don't Care.

Table-9 Read / Write Result in Three-Wire Mode

|           | Condition                |                               | Result            |                             |  |  |
|-----------|--------------------------|-------------------------------|-------------------|-----------------------------|--|--|
| Operation | Timeout                  | SCLK Cycles <sup>note 1</sup> | Read/Write Status | LastData<br>Register Update |  |  |
|           | No                       | >=24 <sup>note 2</sup>        | Normal Read       | Yes                         |  |  |
|           | Timeout after 24 cycles  | >24                           | Normal Read       | Yes                         |  |  |
|           | Timeout before 24 cycles | _note 3                       | Partial Read      | No                          |  |  |
| Read      | Timeout at 24 cycles     | =24                           | Normal Read       | Yes                         |  |  |
|           | No                       | =24                           | Normal Write      | Yes                         |  |  |
|           | No                       | !=24                          | No Write          | No                          |  |  |
| Write     | Yes                      | -                             | No Write          | No                          |  |  |

**Note 1:** The number of SCLK cycles between 2 starts or the number of SCLK cycles before timeout if any.

**Note 2:** There is no such case of less than 24 SCLK cycles when there is no timeout in three-wire mode, because the first few SCLK cycles in the next operation is counted into this operation. In this case, data is corrupted.

Note 3: '-' stands for Don't Care.

#### 4.2 UART INTERFACE

The UART interface is of 8-bit data only, with no parity checking features.

A read/write transaction is composed of 6 bytes' transfer, starting always from the host transmitting the first byte 'FEH'. The second byte is referenced as RW\_ADDRESS, which has a R/W bit (bit7) and 7 address bits (bit6-0).

Upon receiving commands from the host, the M90E26 will send data and/or checksum bytes back to the host within 5ms if the checksum is confirmed to be correct. Interval between successive UART bytes from the M90E26 is 5 bits maximum.

The M90E26 will time out the current transaction if the host byte interval (idling time between two successive bytes) is greater than 20ms. Once transaction timeout or checksum failure, the M90E26 will abort the current transaction and wait for the starting byte 'FEH' of the new transaction and ignore other data that received. The host needs to have a timeout scheme to detect transaction failure. In addition, host needs to wait at least 20ms to start a new transaction to allow the M90E26 to recover from a failure condition.

UART baud rate is determined by the host, and it can be auto-detected by the M90E26. The baud rates supported are 2400 and 9600. The first byte (FEH) is used in detecting the baud-rate. The baud-rate of a transaction shall be kept unchanged. For a new transaction, host may change the baud rate. However, it is suggested that boad rate remain the same in application.

The 8-bit data in TX/RX pin is shifted in a LSB (bit0) first manner.

#### 4.2.1 BYTE LEVEL TIMING

The timing for each byte is as shown in Figure-7.



Note: The UTX pin will be in high impedance state when not transmitting

Figure-7 UART Byte Level Timing

#### 4.2.2 WRITE TRANSACTION

A complete write transaction is composed of six bytes, five from the host and one from the M90E26 as shown in Figure-8.



Figure-8 Write Transaction



#### 4.2.3 READ TRANSACTION

A complete read transaction is composed of six bytes, three from the host and three from the M90E26 as shown in Figure-9.



Figure-9 Read Transaction

#### 4.2.4 CHECKSUM

Checksum is done by adding the bytes as unsigned numbers, dropping the overflow bits, and taking the result as the checksum.

Checksum is calculated with address, data or address+data, depending on the transaction type:

#### Write Transaction:

Host Checksum = RW\_Address+DATA\_MSB+DATA\_LSB M90E26 Checksum = RW\_Address+DATA\_MSB+DATA\_LSB

# Read Transaction:

Host Checksum = RW\_Address M90E26 Checksum = DATA\_MSB + DATA\_LSB

#### 4.3 WARNOUT PIN FOR FATAL ERROR WARNING

Fatal error warning is raised through the WarnOut pin in two cases: checksum calibration error and voltage sag.

#### Calibration Error

The M90E26 performs diagnosis on a regular basis for important parameters such as calibration parameters and metering configuration. When checksum is not correct, the CalErr[1:0] bits (SysStatus, 01H) are set, and both the WarnOut pin and the IRQ pin are asserted. When checksum is not correct, the metering part does not work to prevent a large number of pulses during power-on or any abnormal situation upon incorrect parameters.

#### Voltage Sag

Voltage sag is detected when voltage is continuously below the voltage sag threshold for one cycle which starts from any zero-crossing point. Voltage threshold is configured by the SagTh register (03H). Refer to section 6.5.

When voltage sag occurs, the SagWarn bit (SysStatus, 01H) is set and the WarnOut pin is asserted if the FuncEn register (02H) enables voltage sag warning through the WarnOut pin. This function helps reduce power-down detection circuit in system design. In addition, the method of judging voltage sag by detecting AC side voltage eliminates the influence of large capacitor in traditional rectifier circuit, and can detect voltage sag earlier.

#### 4.4 LOW COST IMPLEMENTATION IN ISOLATION WITH MCU

The following functions can be achieved at low cost when the M90E26 is isolated from the MCU:

SPI/UART: MCU can perform read and write operations through low speed optocoupler (e.g. PS2501) when the M90E26 is isolated from the MCU. For the SPI interface, it can be either of 3-wire or 4-wire.

Energy Pulses CFx: Energy can be accumulated by reading values in corresponding energy registers. CFx can also connect to the optocoupler and the energy pulse light can be turned on by CFx.

Fatal Error WarnOut: Fatal error can be acquired by reading the CalErr[1:0] bits (SysStatus, 01H).

IRQ: IRQ interrupt can be acquired by reading the SysStatus register (01H).

Reset: The M90E26 is reset when '789AH' is written to the software reset register (SoftReset, 00H).



# 5 REGISTER

# 5.1 REGISTER LIST

Table-10 Register List

| Register<br>Address | Register Name                        | Read/Write<br>Type     | Functional Description                | Page |
|---------------------|--------------------------------------|------------------------|---------------------------------------|------|
|                     |                                      | Status and S           | pecial Register                       |      |
| 00H                 | SoftReset                            | W                      | Software Reset                        | P 22 |
| 01H                 | SysStatus                            | R/C                    | System Status                         | P 23 |
| 02H                 | FuncEn                               | R/W                    | Function Enable                       | P 24 |
| 03H                 | SagTh                                | R/W                    | Voltage Sag Threshold                 | P 24 |
| 04H                 | SmallPMod                            | R/W                    | Small-Power Mode                      | P 25 |
| 06H                 | LastData                             | R                      | Last Read/Write SPI/UART Value        | P 25 |
|                     | Me                                   | etering Calibration ar | nd Configuration Register             |      |
| 08H                 | LSB                                  | R/W                    | RMS/Power 16-bit LSB                  | P 26 |
| 20H                 | CalStart                             | R/W                    | Calibration Start Command             | P 26 |
| 21H                 | PLconstH                             | R/W                    | High Word of PL_Constant              | P 27 |
| 22H                 | PLconstL R/W Low Word of PL_Constant |                        |                                       | P 27 |
| 23H                 | Lgain R/W L Line Calibration Gain    |                        | P 28                                  |      |
| 24H                 | Lphi                                 | R/W                    | L Line Calibration Angle              | P 28 |
| 25H                 | Ngain                                | R/W                    | N Line Calibration Gain               | P 28 |
| 26H                 | Nphi                                 | R/W                    | N Line Calibration Angle              | P 29 |
| 27H                 | PStartTh                             | R/W                    | Active Startup Power Threshold        | P 29 |
| 28H                 | PNoITh                               | R/W                    | Active No-Load Power Threshold        | P 29 |
| 29H                 | QStartTh                             | R/W                    | Reactive Startup Power Threshold      | P 30 |
| 2AH                 | QNolTh                               | R/W                    | Reactive No-Load Power Threshold      | P 30 |
| 2BH                 | MMode                                | R/W                    | Metering Mode Configuration           | P 31 |
| 2CH                 | CS1                                  | R/W                    | Checksum 1                            | P 33 |
|                     |                                      | Measurement C          | alibration Register                   |      |
| 30H                 | AdjStart                             | R/W                    | Measurement Calibration Start Command | P 34 |
| 31H                 | <br>Ugain                            | R/W                    | Voltage rms Gain                      | P 34 |
| 32H                 | IgainL                               | R/W                    | L Line Current rms Gain               | P 35 |
| 33H                 | <br>IgainN                           | R/W                    | N Line Current rms Gain               | P 35 |
| 34H                 | Uoffset                              | R/W                    | Voltage Offset                        | P 35 |
| 35H                 | IoffsetL                             | R/W                    | L Line Current Offset                 | P 36 |
| 36H                 | IoffsetN                             | R/W                    | N Line Current Offset                 | P 36 |
| 37H                 | PoffsetL                             | R/W                    | L Line Active Power Offset            | P 36 |
| 38H                 | QoffsetL                             | R/W                    | L Line Reactive Power Offset          | P 37 |
| 39H                 | PoffsetN                             | R/W                    | N Line Active Power Offset            | P 37 |
| 3AH                 | QoffsetN                             | R/W                    | N Line Reactive Power Offset          | P 37 |
| 3BH                 | CS2                                  | R/W                    | Checksum 2                            | P 38 |
| ı                   |                                      |                        | Register                              |      |
| 40H                 | APenergy                             | R/C                    | Forward Active Energy                 | P 39 |
| 41H                 | ANenergy                             | R/C                    | Reverse Active Energy                 | P 40 |
| 42H                 | ATenergy                             | R/C                    | Absolute Active Energy                | P 40 |
| 43H                 | RPenergy                             | R/C                    | Forward (Inductive) Reactive Energy   | P 41 |



Table-10 Register List (Continued)

| Register<br>Address | Register Name | Read/Write<br>Type | Functional Description                         | Page |
|---------------------|---------------|--------------------|------------------------------------------------|------|
| 44H                 | RNenergy      | R/C                | Reverse (Capacitive) Reactive Energy           | P 41 |
| 45H                 | RTenergy      | R/C                | Absolute Reactive Energy                       | P 42 |
| 46H                 | EnStatus      | R                  | Metering Status                                | P 43 |
|                     |               | Measure            | ment Register                                  |      |
| 48H                 | Irms          | R                  | L Line Current rms                             | P 44 |
| 49H Urms            |               | R                  | Voltage rms                                    | P 44 |
| 4AH                 | Pmean         | R                  | L Line Mean Active Power                       | P 45 |
| 4BH                 | Qmean         | R                  | L Line Mean Reactive Power                     | P 45 |
| 4CH                 | Freq          | R                  | Voltage Frequency                              | P 46 |
| 4DH                 | PowerF        | R                  | L Line Power Factor                            | P 46 |
| 4EH                 | Pangle        | R                  | Phase Angle between Voltage and L Line Current | P 47 |
| 4FH                 | Smean         | R                  | L Line Mean Apparent Power                     | P 47 |
| 68H                 | Irms2         | R                  | N Line Current rms                             | P 48 |
| 6AH                 | Pmean2        | R                  | N Line Mean Active Power                       | P 48 |
| 6BH                 | Qmean2        | R                  | N Line Mean Reactive Power                     | P 49 |
| 6DH                 | PowerF2       | R                  | N Line Power Factor                            | P 49 |
| 6EH                 | Pangle2       | R                  | Phase Angle between Voltage and N Line Current | P 50 |
| 6FH                 | Smean2        | R                  | N Line Mean Apparent Power                     | P 50 |

# 5.2 STATUS AND SPECIAL REGISTER

#### SoftReset Software Reset

Address: 00H Type: Write Default Value: 0000H 15 14 13 12 10 9 8 11 SoftReset15 SoftReset14 SoftReset13 SoftReset12 SoftReset11 SoftReset10 SoftReset9 SoftReset8 3 2 6 5 4 1 0 SoftReset7 SoftReset6 SoftReset5 SoftReset4 SoftReset3 SoftReset2 SoftReset1 SoftReset0 Bit Description Name 15 - 0 SoftReset[15:0] Software reset register. The M90E26 resets if only 789AH is written to this register.



# SysStatus System Status

| Address: 01F<br>Type: Read/C<br>Default Value                                                                                                                                                                                                         | Clear                                                                                                 |                                                                                                                                                          |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|------------------|---|--|--|
| 15                                                                                                                                                                                                                                                    | 14                                                                                                    | 13                                                                                                                                                       | 12                                                                                                                                                                                                                                | 11                   | 10     | 9                | 8 |  |  |
| CalErr1                                                                                                                                                                                                                                               | CalErr                                                                                                | 0 AdjErr1                                                                                                                                                | AdjErr0                                                                                                                                                                                                                           | -                    | -      | -                | - |  |  |
| 7                                                                                                                                                                                                                                                     | 6                                                                                                     | 5                                                                                                                                                        | 4                                                                                                                                                                                                                                 | 3                    | 2      | 1                | 0 |  |  |
| LNchang                                                                                                                                                                                                                                               | e RevQch                                                                                              | ng RevPchg                                                                                                                                               | -                                                                                                                                                                                                                                 | -                    | -      | SagWarn          | - |  |  |
| Bit                                                                                                                                                                                                                                                   | Name                                                                                                  |                                                                                                                                                          |                                                                                                                                                                                                                                   | Descri               | iption |                  | _ |  |  |
| 15 - 14                                                                                                                                                                                                                                               | CalErr[1:0]                                                                                           | These bits indicate CS1 checksum status. 00: CS1 checksum correct (default) 11: CS1 checksum error. At the same time, the WarnOut pin is asserted.       |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |
| 13 - 12                                                                                                                                                                                                                                               | These bits indicate CS2 checksum status.  O0: CS2 checksum correct (default)  11: CS2 checksum error. |                                                                                                                                                          |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |
| 11 - 8                                                                                                                                                                                                                                                | -                                                                                                     | Reserved.                                                                                                                                                |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |
| 7                                                                                                                                                                                                                                                     | LNchange                                                                                              | This bit indicates whether there is any change of the metering line (L line and N line).  0: metering line no change (default)  1: metering line changed |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |
| 6                                                                                                                                                                                                                                                     | RevQchq                                                                                               | This bit indicates w<br>0: direction of react<br>1: direction of react<br>This status is enab                                                            | ive energy no cha<br>ive energy chang                                                                                                                                                                                             | ange (default)<br>ed |        | active energy.   |   |  |  |
| 5                                                                                                                                                                                                                                                     | RevPchg                                                                                               | 0: direction of active 1: direction of active                                                                                                            | his bit indicates whether there is any change with the direction of active energy.  : direction of active energy no change (default)  : direction of active energy changed his status is enabled by the RevPEn bit (FuncEn, 02H). |                      |        |                  |   |  |  |
| 4 - 2                                                                                                                                                                                                                                                 | -                                                                                                     | Reserved.                                                                                                                                                |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |
| This bit indicates the voltage sag status. 0: no voltage sag (default) 1: voltage sag Voltage sag is enabled by the SagEn bit (FuncEn, 02H). Voltage sag status can also be reported by the WarnOut pin. It is enabled by the SagWo bit(FuncEn, 02H). |                                                                                                       |                                                                                                                                                          |                                                                                                                                                                                                                                   |                      |        | agWo bit(FuncEn, |   |  |  |
| 0                                                                                                                                                                                                                                                     | -                                                                                                     | Reserved.                                                                                                                                                |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |
|                                                                                                                                                                                                                                                       |                                                                                                       | •                                                                                                                                                        |                                                                                                                                                                                                                                   |                      |        |                  |   |  |  |

**Note:** Any of the above events will prompt the IRQ pin to be asserted, which can be supplied to external MCU as an interrupt.



# FuncEn Function Enable

| Address: 02H<br>Type: Read/W<br>Default Value: | /rite                |                                                                                                                          |                  |                    |                   |                 |   |  |  |  |
|------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|-------------------|-----------------|---|--|--|--|
| 15                                             | 14                   | 13                                                                                                                       | 12               | 11                 | 10                | 9               | 8 |  |  |  |
| -                                              | -                    | -                                                                                                                        | -                | -                  | -                 | -               | - |  |  |  |
| 7                                              | 6                    | 5                                                                                                                        | 4                | 3                  | 2                 | 1               | 0 |  |  |  |
| -                                              | -                    | SagEn                                                                                                                    | SagWo            | RevQEn             | RevPEn            | -               | - |  |  |  |
| Bit                                            | Bit Name Description |                                                                                                                          |                  |                    |                   |                 |   |  |  |  |
| 15 - 6                                         | -                    | Reserved.                                                                                                                |                  |                    | -                 |                 |   |  |  |  |
| 5                                              | SagEn                | This bit determines v<br>0: disable (default)<br>1: enable                                                               | vhether to enabl | e the voltage sag  | interrupt.        |                 |   |  |  |  |
| 4                                              | SagWo                | This bit determines v<br>0: disable (default)<br>1: enable                                                               | vhether to enabl | e voltage sag to l | be reported by th | ne WarnOut pin. |   |  |  |  |
| 3                                              | RevQEn               | This bit determines whether to enable the direction change interrupt of reactive energy.  0: disable 1: enable (default) |                  |                    |                   |                 |   |  |  |  |
| 2                                              | RevPEn               | This bit determines v<br>0: disable<br>1: enable (default)                                                               |                  |                    |                   |                 |   |  |  |  |
| 1 - 0                                          | -                    | Reserved.                                                                                                                |                  |                    |                   |                 |   |  |  |  |

# SagTh Voltage Sag Threshold

| voitage Sa                                    | ,           |                                                                      |         |               |         |        |        |
|-----------------------------------------------|-------------|----------------------------------------------------------------------|---------|---------------|---------|--------|--------|
| Address: 03ł<br>Type: Read/\<br>Default Value | Vrite       |                                                                      |         |               |         |        |        |
| 15                                            | 14          | 13                                                                   | 12      | 11            | 10      | 9      | 8      |
| SagTh1                                        | 5 SagTh1    | 4 SagTh13                                                            | SagTh12 | SagTh11       | SagTh10 | SagTh9 | SagTh8 |
| 7                                             | 6           | 5                                                                    | 4       | 3             | 2       | 1      | 0      |
| SagTh                                         | 7 SagTh     | 6 SagTh5                                                             | SagTh4  | SagTh3        | SagTh2  | SagTh1 | SagTh0 |
| '-                                            |             |                                                                      |         |               |         |        |        |
| Bit                                           | Name        |                                                                      |         | Descri        | ption   |        |        |
| 15 - 0                                        | SagTh[15:0] | Voltage sag threshol<br>The power-on value<br>For details, please re |         | *Ugain/32768) |         |        |        |



# Small-Power Mode

| Ac | dress: 0           | 4H      |            |                               |                                                      |                                                               |              |                   |            |                      |  |
|----|--------------------|---------|------------|-------------------------------|------------------------------------------------------|---------------------------------------------------------------|--------------|-------------------|------------|----------------------|--|
| _  | pe: Read           |         |            |                               |                                                      |                                                               |              |                   |            |                      |  |
| De | fault Val          | ue: 000 | )0H        |                               |                                                      |                                                               |              |                   |            |                      |  |
|    | 15                 |         | 14         |                               | 13                                                   | 12                                                            | 11           | 10                | 9          | 8                    |  |
|    | SmallPMod1 SmallPM |         | SmallPMo   | od1                           | SmallPMod1                                           | SmallPMod1                                                    | SmallPMod1   | SmallPMod1        |            |                      |  |
|    | 5                  |         | 4          |                               | 3                                                    | 2                                                             | 1            | 0                 | SmallPMod9 | SmallPMod8           |  |
|    | 7                  |         | 6          |                               | 5                                                    | 4                                                             | 3            | 2                 | 1          | 0                    |  |
|    | SmallP             | Mod7    | SmallPMo   | od6                           | SmallPMod5                                           | SmallPMod4                                                    | SmallPMod3   | SmallPMod2        | SmallPMod1 | SmallPMod0           |  |
|    | Bit                | N       | lame       |                               | Description                                          |                                                               |              |                   |            |                      |  |
|    | 15 - 0 SmallPMod   |         | PMod[15:0] | A987<br>powe<br>powe<br>Other | r in small-powe<br>r in normal mod<br>s: Normal mode | mode. The relati<br>r mode and norn<br>le = power in sm<br>e. | nal mode is: | *Igain*Ugain /(10 |            | line active/reactive |  |

# LastData Last Read/Write SPI/UART Value

| Ty | ddress: 0<br>/pe: Rea<br>efault Va | d     | 00H        |                                 |                     |                    |                   |                  |                      |  |
|----|------------------------------------|-------|------------|---------------------------------|---------------------|--------------------|-------------------|------------------|----------------------|--|
|    | 15 14                              |       | 13         | 12                              | 11                  | 10                 | 9                 | 8                |                      |  |
|    | LastData15 Las                     |       | LastData   | 14 LastData1                    | 3 LastData12        | LastData11         | LastData10        | LastData9        | LastData8            |  |
|    | 7                                  |       | 6          | 5                               | 4                   | 3                  | 2                 | 1                | 0                    |  |
|    | LastData7                          |       | LastData   | 6 LastData5                     | LastData4           | LastData3          | LastData2         | LastData1        | LastData0            |  |
|    |                                    |       |            |                                 |                     |                    |                   |                  |                      |  |
|    | Bit Name                           |       |            | Description                     |                     |                    |                   |                  |                      |  |
|    | 15 - 0                             | LastD | )ata[15:0] | This register stor and Table-9. | es the data that is | ust read or writte | en through the SI | PI/UART interfac | ce. Refer to Table-8 |  |

# 5.3 METERING/ MEASUREMENT CALIBRATION AND CONFIGURATION

## 5.3.1 METERING CALIBRATION AND CONFIGURATION REGISTER

## LSB RMS/Power 16-bit LSB

| Ту | ldress: 08H<br>pe: Read<br>efault Value:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           |                                                                                                      |       |       |       |      |      |  |  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------|-------|-------|-------|------|------|--|--|
|    | 15 14 13 12 11 10 9 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                                                                                                      |       |       |       |      |      |  |  |
|    | LSB15 LSB14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           | LSB13                                                                                                | LSB12 | LSB11 | LSB10 | LSB0 | LSB8 |  |  |
|    | 7 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | 5                                                                                                    | 4     | 3     | 2     | 1    | 0    |  |  |
|    | LSB7 LS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           | LSB5                                                                                                 | LSB4  | LSB3  | LSB2  | LSB1 | LSB0 |  |  |
|    | , and the second |           |                                                                                                      |       |       |       |      |      |  |  |
|    | Bit Name Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |                                                                                                      |       |       |       |      |      |  |  |
|    | 15 - 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | LSB[15:0] | [15:0] 16-bit LSB of the RMS or Power registers. Note that reading of the LSB[7:0] bits is always 0. |       |       |       |      |      |  |  |

# **CalStart Calibration Start Command**

| Тур | lress: 20H<br>e: Read/W<br>ault Value: |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                          |                                                                                                        |                                                                                                       |                                                                               |                                                                                         |  |
|-----|----------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|
|     | 15                                     | 14             | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12                                                                                                                                       | 11                                                                                                     | 10                                                                                                    | 9                                                                             | 8                                                                                       |  |
|     | CalStart15 CalStart                    |                | 14 CalStart13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CalStart12                                                                                                                               | CalStart11                                                                                             | CalStart10                                                                                            | CalStart9                                                                     | CalStart8                                                                               |  |
|     | 7 6                                    |                | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                                                                                                        | 3                                                                                                      | 2                                                                                                     | 1                                                                             | 0                                                                                       |  |
|     | CalStart7                              | CalStart       | 6 CalStart5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CalStart4                                                                                                                                | CalStart3                                                                                              | CalStart2                                                                                             | CalStart1                                                                     | CalStart0                                                                               |  |
| L   |                                        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                          |                                                                                                        |                                                                                                       |                                                                               |                                                                                         |  |
|     | Bit                                    | Name           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                          |                                                                                                        |                                                                                                       |                                                                               |                                                                                         |  |
|     | 15 - 0                                 | CalStart[15:0] | of the correcting IRQ pins do not say the control of the control o | lue. Metering fur ibration startup of ir power-on valuness of diagnosis of report any was prectness of the sidisabled, the Og/interrupt. | command. After es. The M90E26 s. The CalErr[1:0 arning/interrupt. 21H-2BH registe CalErr[1:0] bits (\$ | 5678H is written<br>starts to meter a<br>of bits (SysStatus<br>ers. If correct, no<br>SysStatus, 01H) | and output energ<br>, 01H) are not se<br>rmal metering. It<br>are set and the | y pulses regardless<br>et and the WarnOut/<br>f not correct, meter-<br>WarnOut/IRQ pins |  |



# PLconstH High Word of PL\_Constant

|          | ddress: 21H<br>ype: Read/Write<br>efault Value: 0015H |                    |                                                                                                                                                                                                                                                                                                                                                                                                                 |            |            |            |            |           |                                                                   |  |  |  |
|----------|-------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|-----------|-------------------------------------------------------------------|--|--|--|
| 15       | 15 14                                                 |                    |                                                                                                                                                                                                                                                                                                                                                                                                                 | 13         | 12         | 11         | 10         | 9         | 8                                                                 |  |  |  |
| PLconstH | PLconstH15 PLconstH                                   |                    | 114                                                                                                                                                                                                                                                                                                                                                                                                             | PLconstH13 | PLconstH12 | PLconstH11 | PLconstH10 | PLconstH9 | PLconstH8                                                         |  |  |  |
| 7        | 7 6                                                   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                 | 5          | 4          | 3          | 2          | 1         | 0                                                                 |  |  |  |
| PLconstH | 17                                                    | PLconst            | H6                                                                                                                                                                                                                                                                                                                                                                                                              | PLconstH5  | PLconstH4  | PLconstH3  | PLconstH2  | PLconstH1 | PLconstH0                                                         |  |  |  |
| Bit      |                                                       | Name               |                                                                                                                                                                                                                                                                                                                                                                                                                 |            |            | Descri     | ption      |           |                                                                   |  |  |  |
| 15 - 0   | 1                                                     | PLcon-<br>tH[15:0] | The PLconstH[15:0] and PLconstL[15:0] bits are high word and low word of PL_Constant respect PL_Constant is a constant which is proportional to the sampling ratios of voltage and curre inversely proportional to the Meter Constant. PL_Constant is a threshold for energy calculated in M90E26, i.e., energy larger than PL_Constant will be accumulated in the corresponding energy and then output on CEx. |            |            |            |            |           | e and current, and<br>alculated inside the<br>ng energy registers |  |  |  |

# PLconstL Low Word of PL\_Constant

| Т | ddress: 22H<br>ype: Read/W<br>efault Value: |                     |                                               |            |            |            |           |                                          |
|---|---------------------------------------------|---------------------|-----------------------------------------------|------------|------------|------------|-----------|------------------------------------------|
|   | 15                                          | 14                  | 13                                            | 12         | 11         | 10         | 9         | 8                                        |
|   | PLconstL1                                   | 5 PLconstl          | _14 PLconstL13                                | PLconstL12 | PLconstL11 | PLconstL10 | PLconstL9 | PLconstL8                                |
|   | 7                                           | 6                   | 5                                             | 4          | 3          | 2          | 1         | 0                                        |
|   | PLconstL <sup>2</sup>                       | 7 PLconst           | L6 PLconstL5                                  | PLconstL4  | PLconstL3  | PLconstL2  | PLconstL1 | PLconstL0                                |
| Ľ |                                             |                     |                                               |            |            |            |           |                                          |
|   | Bit                                         | Name                |                                               |            | Descri     | ption      |           |                                          |
|   | 15 - 0                                      | PLcon-<br>stL[15:0] | The PLconstH[15:<br>It is suggested to 46102. | •          |            |            | _         | ant respectively.<br>ed application note |

# Lgain L Line Calibration Gain

| Address: 23H<br>Type: Read/W<br>Default Value: | /rite                                                                                                    |           |         |         |         |        |        |  |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------|---------|---------|---------|--------|--------|--|
| 15                                             | 14                                                                                                       | 13        | 12      | 11      | 10      | 9      | 8      |  |
| Lgain15                                        | Lgain1                                                                                                   | 4 Lgain13 | Lgain12 | Lgain11 | Lgain10 | Lgain9 | Lgain8 |  |
| 7                                              | 6                                                                                                        | 5         | 4       | 3       | 2       | 1      | 0      |  |
| Lgain7                                         | Lgain6                                                                                                   | Lgain5    | Lgain4  | Lgain3  | Lgain2  | Lgain1 | Lgain0 |  |
|                                                |                                                                                                          |           |         |         |         |        |        |  |
| Bit                                            | Name                                                                                                     |           |         | Descri  | ption   |        |        |  |
| 15 - 0                                         | 15 - 0 Lgain[15:0] L line calibration gain. For details, please refer to related application note 46102. |           |         |         |         |        |        |  |

# Lphi L Line Calibration Angle

| Address: 24H<br>Type: Read/W<br>Default Value: | /rite      |                        |                   |       |       |                   |       |
|------------------------------------------------|------------|------------------------|-------------------|-------|-------|-------------------|-------|
| 15                                             | 14         | 13                     | 12                | 11    | 10    | 9                 | 8     |
| Lphi15                                         | -          | -                      | -                 | -     | -     | Lphi9             | Lphi8 |
| 7                                              | 6          | 5                      | 4                 | 3     | 2     | 1                 | 0     |
| Lphi7                                          | Lphi6      | Lphi5                  | Lphi4             | Lphi3 | Lphi2 | Lphi1             | Lphi0 |
| Bit Name Description                           |            |                        |                   |       |       |                   |       |
| 15 - 0                                         | Lphi[15:0] | L line calibration pha | ase angle. For de |       | -     | ication note 4610 | 02.   |

# Ngain N Line Calibration Gain

| Address: 25H<br>Type: Read/W<br>Default Value: | /rite       |                        |                    |                    |                    |            |        |
|------------------------------------------------|-------------|------------------------|--------------------|--------------------|--------------------|------------|--------|
| 15                                             | 14          | 13                     | 12                 | 11                 | 10                 | 9          | 8      |
| Ngain15                                        | Ngain1      | 4 Ngain13              | Ngain12            | Ngain11            | Ngain10            | Ngain9     | Ngain8 |
| 7                                              | 6           | 5                      | 4                  | 3                  | 2                  | 1          | 0      |
| Ngain7                                         | Ngain6      | Ngain5                 | Ngain4             | Ngain3             | Ngain2             | Ngain1     | Ngain0 |
|                                                |             |                        |                    |                    |                    |            |        |
| Bit                                            | Name        |                        |                    | Descri             | ption              |            |        |
| 15 - 0                                         | Ngain[15:0] | N line calibration gai | n. For details, pl | ease refer to rela | ated application r | ote 46102. |        |



# Nphi N Line Calibration Angle

| Address:<br>Type: Rea<br>Default Va | ad/Wr |            |                |                 |                    |         |                    |                 |       |
|-------------------------------------|-------|------------|----------------|-----------------|--------------------|---------|--------------------|-----------------|-------|
| 1                                   | 5     | 14         | 1              | 3               | 12                 | 11      | 10                 | 9               | 8     |
| Npt                                 | hi15  | -          |                | -               | -                  | -       | -                  | Nphi9           | Nphi8 |
| 7                                   | 7     | 6          | Ę              | 5               | 4                  | 3       | 2                  | 1               | 0     |
| Np                                  | hi7   | Nphi6      | Np             | hi5 N           | phi4               | Nphi3   | Nphi2              | Nphi1           | Nphi0 |
| Bit                                 |       | Name       |                |                 |                    | Descrip | tion               |                 |       |
| 15 - 0                              | )     | Nphi[15:0] | N line calibra | ation phase ang | le. For details, լ | -       | r to related appli | cation note 461 | 02.   |

## PStartTh Active Startup Power Threshold

| Address: 27h<br>Type: Read/\<br>Default Value | Vrite                                                                                                              |               |            |            |            |           |           |  |  |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------|------------|------------|------------|-----------|-----------|--|--|
| 15                                            | 14                                                                                                                 | 13            | 12         | 11         | 10         | 9         | 8         |  |  |
| PStartTh                                      | 15 PStartTh                                                                                                        | 14 PStartTh13 | PStartTh12 | PStartTh11 | PStartTh10 | PStartTh9 | PStartTh8 |  |  |
| 7                                             | 6                                                                                                                  | 5             | 4          | 3          | 2          | 1         | 0         |  |  |
| PStartTh                                      | n7 PStartTh                                                                                                        | n6 PStartTh5  | PStartTh4  | PStartTh3  | PStartTh2  | PStartTh1 | PStartTh0 |  |  |
|                                               | Γ                                                                                                                  |               |            |            |            |           |           |  |  |
| Bit                                           | Name                                                                                                               |               |            | Descri     | ption      |           |           |  |  |
| 15 - 0                                        | 15 - 0 PStartTh[15:0] Active startup power threshold. For details, please refer to related application note 46102. |               |            |            |            |           |           |  |  |

# PNoITh Active No-Load Power Threshold

| Address: 28H<br>Type: Read/W<br>Default Value:                                                                   | /rite    |           |          |          |          |         |         |
|------------------------------------------------------------------------------------------------------------------|----------|-----------|----------|----------|----------|---------|---------|
| 15                                                                                                               | 14       | 13        | 12       | 11       | 10       | 9       | 8       |
| PNolTh1                                                                                                          | 5 PNolTh | PNoITh13  | PNolTh12 | PNolTh11 | PNolTh10 | PNolTh9 | PNoITh8 |
| 7                                                                                                                | 6        | 5         | 4        | 3        | 2        | 1       | 0       |
| PNoITh7                                                                                                          | ' PNolTh | 6 PNolTh5 | PNoITh4  | PNolTh3  | PNolTh2  | PNolTh1 | PNoITh0 |
|                                                                                                                  |          |           |          |          |          |         |         |
| Bit                                                                                                              | Name     |           |          | Descri   | ption    |         |         |
| 15 - 0 PNoITh[15:0] Active no-load power threshold. For details, please refer to related application note 46102. |          |           |          |          |          |         |         |

# QStartTh Reactive Startup Power Threshold

| Address: 29l<br>Type: Read/<br>Default Value                                                                         | Write        |               |            |            |            |           |           |
|----------------------------------------------------------------------------------------------------------------------|--------------|---------------|------------|------------|------------|-----------|-----------|
| 15                                                                                                                   | 14           | 13            | 12         | 11         | 10         | 9         | 8         |
| QStartTh                                                                                                             | n15 QStartTh | 14 QStartTh13 | QStartTh12 | QStartTh11 | QStartTh10 | QStartTh9 | QStartTh8 |
| 7                                                                                                                    | 6            | 5             | 4          | 3          | 2          | 1         | 0         |
| QStartT                                                                                                              | h7 QStartTh  | n6 QStartTh5  | QStartTh4  | QStartTh3  | QStartTh2  | QStartTh1 | QStartTh0 |
|                                                                                                                      |              |               |            |            |            |           |           |
| Bit                                                                                                                  | Name         |               |            | Descri     | iption     |           |           |
| 15 - 0 QStartTh[15:0] Reactive startup power threshold. For details, please refer to related application note 46102. |              |               |            |            |            |           |           |

# QNoITh Reactive No-Load Power Threshold

| Address: 2AH<br>Type: Read/W<br>Default Value: | /rite        |                      |                   |                    |                  |                  |         |
|------------------------------------------------|--------------|----------------------|-------------------|--------------------|------------------|------------------|---------|
| 15                                             | 14           | 13                   | 12                | 11                 | 10               | 9                | 8       |
| QNolTh1                                        | 5 QNolTh     | 14 QNolTh13          | QNolTh12          | QNolTh11           | QNolTh10         | QNolTh9          | QNolTh8 |
| 7                                              | 6            | 5                    | 4                 | 3                  | 2                | 1                | 0       |
| QNolTh7                                        | ' QNolTh     | 6 QNolTh5            | QNolTh4           | QNolTh3            | QNolTh2          | QNolTh1          | QNolTh0 |
|                                                |              |                      |                   |                    |                  |                  |         |
| Bit                                            | Name         |                      |                   | Descri             | ption            |                  |         |
| 15 - 0                                         | QNolTh[15:0] | Reactive no-load por | wer threshold. Fo | or details, please | refer to related | application note | 46102.  |



# MMode Metering Mode Configuration

| Address: 2BH                   |                                           |                                                                |                                                            |                  |                |           |                      |                    |
|--------------------------------|-------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------|------------------|----------------|-----------|----------------------|--------------------|
| Type: Read/W<br>Default Value: | /rite                                     |                                                                |                                                            |                  |                |           |                      |                    |
| 15                             | 14                                        | 13                                                             | 12                                                         | 11               | 1              | 0         | 9                    | 8                  |
| Lgain2                         | Lgain1                                    | Lgain(                                                         | ) Ngain1                                                   | Ngain            | ) LN           | Sel       | DisHPF1              | DisHPF0            |
| 7                              | 6                                         | 5                                                              | 4                                                          | 3                | 3 2            |           | 1                    | 0                  |
| Amod                           | Rmod                                      | ZXCon                                                          | 1 ZXCon0                                                   | Pthresh          | 13 Pthr        | esh2      | Pthresh1             | Pthresh0           |
| Bit                            | Name                                      |                                                                |                                                            | D                | escription     |           |                      |                    |
|                                |                                           | L line current ga                                              | ain, default value                                         | is '100'.        |                |           |                      |                    |
|                                | Lgain2 Lgain1 Lgain0 Current Channel Gair |                                                                |                                                            |                  |                |           |                      |                    |
| 15 - 13                        |                                           |                                                                |                                                            |                  |                |           |                      |                    |
|                                |                                           |                                                                | 0                                                          | 0                | 0              |           | 8<br>16              |                    |
|                                |                                           |                                                                | 0                                                          | 1                | 1              |           | 24                   |                    |
| 12 - 11                        | Ngain[1:0]                                | N line current g<br>00: 2<br>01: 4<br>10: 1 (default)<br>11: 1 | ain                                                        |                  |                |           |                      |                    |
| 10                             | LNSel                                     | This bit specifice MMD0 pins. 0: N line 1: L line (default     | _                                                          | ine or N line wh | nen metering   | mode is   | set to flexible m    | ode by MMD1 and    |
|                                |                                           |                                                                | igure the High Fil configuration are                       |                  | Il channels:   |           |                      | PF in serial: HPF1 |
| 0 0                            | D:-UDEM-01                                |                                                                | DisHPF1                                                    | DisHPF           | ) HP           | F Config  | guration<br>and HPF0 |                    |
| 9 - 8                          | DisHPF[1:0]                               |                                                                | 0                                                          | 0                | enau           | defau     |                      |                    |
|                                |                                           |                                                                | 0                                                          | 1                |                | HPF1, di  | isable HPF0;         |                    |
|                                |                                           |                                                                | 1                                                          | 0                |                |           | and HPF0;            |                    |
|                                |                                           |                                                                | <u> </u>                                                   |                  | uisal          | HETTE     | and the FU           |                    |
| 7                              | Amod                                      |                                                                | active power:<br>verse energy puls<br>rgy pulse output     | se output (defau | ilt)           |           |                      |                    |
| 6                              | Rmod                                      | 0: forward (indu                                               | reactive power:<br>active) or reverse<br>argy pulse output | (capacitive) ene | ergy pulse out | put (defa | nult)                |                    |



| 5 - 4 | Zxcon[1:0]   | zero.<br>00: positive ze<br>01: negative z<br>10: all zero-cro<br>11: no zero-cro | ero-crossing<br>ero-crossing<br>ossing: both<br>ossing outpu | positive and<br>t | negative ze | ero-crossing (d | efault)  old in anti-tampering mode |  |
|-------|--------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------|-------------|-----------------|-------------------------------------|--|
|       |              |                                                                                   | Pthresh                                                      | Pthresh           | Pthresh     |                 |                                     |  |
|       |              |                                                                                   | 3                                                            | 2                 | 1           | Pthresh0        | Threshold                           |  |
|       |              |                                                                                   | 0                                                            | 0                 | 0           | 0               | 12.5%                               |  |
|       |              |                                                                                   | 0                                                            | 0                 | 0           | 1               | 6.25%                               |  |
|       |              |                                                                                   | 0                                                            | 0                 | 1           | 0               | 3.125% (default)                    |  |
|       |              |                                                                                   | 0                                                            | 0                 | 1           | 1               | 1.5625%                             |  |
|       |              |                                                                                   | 0                                                            | 1                 | 0           | 0               | 1%                                  |  |
|       |              |                                                                                   | 0                                                            | 1                 | 0           | 1               | 2%                                  |  |
| 3 - 0 | Pthresh[3:0] |                                                                                   | 0                                                            | 1                 | 1           | 0               | 3%                                  |  |
|       |              |                                                                                   | 0                                                            | 1                 | 1           | 1               | 4%                                  |  |
|       |              |                                                                                   | 1                                                            | 0                 | 0           | 0               | 5%                                  |  |
|       |              |                                                                                   | 1                                                            | 0                 | 0           | 1               | 6%                                  |  |
|       |              |                                                                                   | 1                                                            | 0                 | 1           | 0               | 7%                                  |  |
|       |              |                                                                                   | 1                                                            | 0                 | 1           | 1               | 8%                                  |  |
|       |              |                                                                                   | 1                                                            | 1                 | 0           | 0               | 9%                                  |  |
|       |              |                                                                                   | 1                                                            | 1                 | 0           | 1               | 10%                                 |  |
|       |              |                                                                                   | 1                                                            | 1                 | 1           | 0               | 11%                                 |  |
|       |              |                                                                                   | 1                                                            | 1                 | 1           | 1               | 12%                                 |  |



# CS1 Checksum 1

Address: 2CH Type: Read/Write Default Value: 0000H

| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
|--------|--------|--------|--------|--------|--------|-------|-------|
| CS1_15 | CS1_14 | CS1_13 | CS1_12 | CS1_11 | CS1_10 | CS1_9 | CS1_8 |
| 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
| CS1_7  | CS1_6  | CS1_5  | CS1_4  | CS1_3  | CS1_2  | CS1_1 | CS1_0 |

| Bit    | Name      |                                                                                                                                                                       | Desci                                                                                                                                       | ription         |                                                                |                                                                                                                                                                                      |  |  |  |
|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|        |           | The CS1 register should be written after the 21H-2BH registers are written. Suppose the high byte and the low byte of the 21H-2BH registers are shown in below table. |                                                                                                                                             |                 |                                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | Register Address                                                                                                                            | High<br>Byte    | Low<br>Byte                                                    |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 21H                                                                                                                                         | H <sub>21</sub> | L <sub>21</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 22H                                                                                                                                         | H <sub>22</sub> | L <sub>22</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 23H                                                                                                                                         | H <sub>23</sub> | L <sub>23</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 24H                                                                                                                                         | H <sub>24</sub> | L <sub>24</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 25H                                                                                                                                         | H <sub>25</sub> | L <sub>25</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 26H                                                                                                                                         | H <sub>26</sub> | L <sub>26</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 27H                                                                                                                                         | H <sub>27</sub> | L <sub>27</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 28H                                                                                                                                         | H <sub>28</sub> | L <sub>28</sub>                                                |                                                                                                                                                                                      |  |  |  |
| 15 - 0 | CS1[15:0] |                                                                                                                                                                       | 29H                                                                                                                                         | H <sub>29</sub> | L <sub>29</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 2AH                                                                                                                                         | H <sub>2A</sub> | L <sub>2A</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           |                                                                                                                                                                       | 2BH                                                                                                                                         | H <sub>2B</sub> | L <sub>2B</sub>                                                |                                                                                                                                                                                      |  |  |  |
|        |           | L <sub>2B</sub> The M90E26 calculates CS is different when CalStart=8 pins are asserted.                                                                              | er is: $L_{2C}$ =MOD( $H_{21}$ + $H_{22}$ ) ter is: $H_{2C}$ = $H_{21}$ XOR $H_{2}$ 1 regularly. If the value of 165H, the CalErr[1:0] bits | f the CS1 res   | OR <b>H<sub>2B</sub></b> XO<br>egister and to<br>s, 01H) are s | <sub>2B</sub> , 2 <sup>8</sup> ) R <b>L</b> <sub>21</sub> XOR <b>L</b> <sub>22</sub> XOR XOF the calculation by the M90E26 set and the WarnOut and IRC 0E26, which is different from |  |  |  |

## 5.3.2 MEASUREMENT CALIBRATION REGISTER

## **AdjStart**

# Measurement Calibration Start Command

| Address: 30H Type: Read/Write Default Value: 6886H |                |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            |            |           |           |  |  |
|----------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|--|
| 15                                                 | 14             | 13                                                                                                                                              | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 11         | 10         | 9         | 8         |  |  |
| AdjStart1                                          | 5 AdjStart     | 14 AdjStart13                                                                                                                                   | AdjStart12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AdjStart11 | AdjStart10 | AdjStart9 | AdjStart8 |  |  |
| 7                                                  | 6              | 5                                                                                                                                               | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3          | 2          | 1         | 0         |  |  |
| AdjStart7                                          | AdjStart       | 6 AdjStart5                                                                                                                                     | AdjStart4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AdjStart3  | AdjStart2  | AdjStart1 | AdjStart0 |  |  |
| Bit                                                | Name           |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Descri     | ption      |           |           |  |  |
| 15 - 0                                             | AdjStart[15:0] | 6886H: Power-on v<br>5678H: Measuremer<br>3AH resume<br>ness of diagr<br>report any int<br>8765H: Check the c<br>measurement<br>reports interru | Description  easurement Calibration Start Command  886H: Power-on value. No measurement.  678H: Measurement calibration startup command. After 5678H is written to this register, registers 31H- 3AH resume to their power-on values. The M90E26 starts to measure regardless of the correct- ness of diagnosis. The AdjErr[1:0] bits (SysStatus, 01H) are not set and the IRQ pin does not report any interrupt.  765H: Check the correctness of the 31H-3AH registers. If correct, normal measurement. If not correct, measurement function is disabled, the AdjErr[1:0] bits (SysStatus, 01H) are set and the IRQ pin reports interrupt.  thers: No measurement. The AdjErr[1:0] bits (SysStatus, 01H) are set and the IRQ pin reports interrupt. |            |            |           |           |  |  |

## Ugain Voltage rms Gain

Address: 31H Type: Read/Write Default Value: 6720H 8 15 14 13 12 11 10 9 Ugain15 Ugain14 Ugain13 Ugain12 Ugain11 Ugain10 Ugain9 Ugain8 7 6 5 4 3 2 1 0 Ugain7 Ugain6 Ugain5 Ugain4 Ugain3 Ugain2 Ugain1 Ugain0 Bit Name Description Voltage rms Gain. For details, please refer to related application note 46102. 15 - 0 Ugain[15:0] Note: the Ugain15 bit should only be '0'



# IgainL L Line Current rms Gain

| Address: 32H Type: Read/Write Default Value: 7A13H |              |                      |                    |                   |                   |               |         |  |  |
|----------------------------------------------------|--------------|----------------------|--------------------|-------------------|-------------------|---------------|---------|--|--|
| 15                                                 | 14           | 13                   | 12                 | 11                | 10                | 9             | 8       |  |  |
| lgainL15                                           | lgainL1      | 4 IgainL13           | lgainL12           | lgainL11          | IgainL10          | IgainL9       | IgainL8 |  |  |
| 7                                                  | 6            | 5                    | 4                  | 3                 | 2                 | 1             | 0       |  |  |
| IgainL7                                            | lgainL6      | lgainL5              | IgainL4            | lgainL3           | lgainL2           | lgainL1       | IgainL0 |  |  |
| D:4                                                |              |                      |                    |                   |                   |               |         |  |  |
| Bit                                                | Name         |                      | Description        |                   |                   |               |         |  |  |
| 15 - 0                                             | IgainL[15:0] | L Line Current rms ( | Gain, For details, | please refer to r | elated applicatio | n note 46102. |         |  |  |

# IgainN N Line Current rms Gain

| Address: 33H Type: Read/Write Default Value: 7530H |              |                      |                                                                                     |          |          |         |         |  |  |
|----------------------------------------------------|--------------|----------------------|-------------------------------------------------------------------------------------|----------|----------|---------|---------|--|--|
| 15                                                 | 14           | 13                   | 12                                                                                  | 11       | 10       | 9       | 8       |  |  |
| IgainN15                                           | i IgainN1    | 4 IgainN13           | IgainN12                                                                            | IgainN11 | IgainN10 | IgainN9 | IgainN8 |  |  |
| 7                                                  | 6            | 5                    | 4                                                                                   | 3        | 2        | 1       | 0       |  |  |
| lgainN7                                            | lgainN6      | lgainN5              | IgainN4                                                                             | IgainN3  | IgainN2  | IgainN1 | IgainN0 |  |  |
|                                                    |              |                      |                                                                                     |          |          |         |         |  |  |
| Bit                                                | Name         |                      | Description                                                                         |          |          |         |         |  |  |
| 15 - 0                                             | IgainN[15:0] | N Line Current rms ( | Line Current rms Gain. For details, please refer to related application note 46102. |          |          |         |         |  |  |

# Uoffset Voltage Offset

| Address: 34H Type: Read/Write Default Value: 0000H |               |                        |                  |                    |                  |                 |                                                                                        |  |  |  |  |  |  |
|----------------------------------------------------|---------------|------------------------|------------------|--------------------|------------------|-----------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 15                                                 | 14            | 13                     | 12               | 11                 | 10               | 9               | 8                                                                                      |  |  |  |  |  |  |
| Uoffset18                                          | 5 Uoffset1    | 4 Uoffset13            | Uoffset12        | Uoffset11          | Uoffset10        | Uoffset9        | Uoffset8                                                                               |  |  |  |  |  |  |
| 7                                                  | 6             | 5                      | 4                | 3                  | 2                | 1               | 0                                                                                      |  |  |  |  |  |  |
| Uoffset7                                           | Uoffset       | 6 Uoffset5             | Uoffset4         | Uoffset3           | Uoffset2         | Uoffset1        | Uoffset0                                                                               |  |  |  |  |  |  |
|                                                    |               |                        |                  |                    |                  |                 |                                                                                        |  |  |  |  |  |  |
| Bit                                                | Name          | Description            |                  |                    |                  |                 |                                                                                        |  |  |  |  |  |  |
| 15 - 0                                             | Uoffset[15:0] | Voltage offset. For ca | alculation metho | d, please refer to | related applicat | ion note 46102. | oltage offset. For calculation method, please refer to related application note 46102. |  |  |  |  |  |  |

# IoffsetL L Line Current Offset

| Address: 35H     |                      |               |                      |                                                                                            |            |            |           |           |  |  |
|------------------|----------------------|---------------|----------------------|--------------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|--|
| Type: Read/Write |                      |               |                      |                                                                                            |            |            |           |           |  |  |
| Default Val      | Default Value: 0000H |               |                      |                                                                                            |            |            |           |           |  |  |
| 15               |                      | 14            | 13                   | 12                                                                                         | 11         | 10         | 9         | 8         |  |  |
| loffset          | L15                  | IoffsetL1     | 4 loffsetL13         | loffsetL12                                                                                 | loffsetL11 | loffsetL10 | loffsetL9 | loffsetL8 |  |  |
| 7                |                      | 6             | 5                    | 4                                                                                          | 3          | 2          | 1         | 0         |  |  |
| loffse           | tL7                  | loffsetL      | 6 loffsetL5          | loffsetL4                                                                                  | loffsetL3  | loffsetL2  | IoffsetL1 | IoffsetL0 |  |  |
|                  |                      |               |                      |                                                                                            |            |            |           |           |  |  |
| Bit              |                      | Name          | Description          |                                                                                            |            |            |           |           |  |  |
| 15 - 0           | lo                   | offsetL[15:0] | L line current offse | ne current offset. For calculation method, please refer to related application note 46102. |            |            |           |           |  |  |

## IoffsetN N Line Current Offset

| Тур | Address: 36H Type: Read/Write Default Value: 0000H |                         |                        |                                                                                             |            |            |           |           |  |  |  |
|-----|----------------------------------------------------|-------------------------|------------------------|---------------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|--|--|
|     | 15                                                 | 14                      | 13                     | 12                                                                                          | 11         | 10         | 9         | 8         |  |  |  |
|     | loffsetN1                                          | 5 loffsetN <sup>2</sup> | 14 loffsetN13          | loffsetN12                                                                                  | IoffsetN11 | IoffsetN10 | loffsetN9 | loffsetN8 |  |  |  |
|     | 7                                                  | 6                       | 5                      | 4                                                                                           | 3          | 2          | 1         | 0         |  |  |  |
|     | loffsetN7                                          | ' loffsetN              | 6 loffsetN5            | IoffsetN4                                                                                   | loffsetN3  | loffsetN2  | loffsetN1 | loffsetN0 |  |  |  |
|     |                                                    |                         |                        |                                                                                             |            |            |           |           |  |  |  |
|     | Bit                                                | Name                    | Description            |                                                                                             |            |            |           |           |  |  |  |
|     | 15 - 0                                             | loffsetN[15:0]          | N line current offset. | ine current offset. For calculation method, please refer to related application note 46102. |            |            |           |           |  |  |  |

## PoffsetL L Line Active Power Offset

| Тур | Address: 37H Type: Read/Write Default Value: 0000H |                |                                                                                                                                    |            |            |            |           |           |  |  |  |
|-----|----------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|-----------|-----------|--|--|--|
|     | 15                                                 | 14             | 13                                                                                                                                 | 12         | 11         | 10         | 9         | 8         |  |  |  |
|     | PoffsetL1                                          | 5 PoffsetL     | 14 PoffsetL13                                                                                                                      | PoffsetL12 | PoffsetL11 | PoffsetL10 | PoffsetL9 | PoffsetL8 |  |  |  |
|     | 7                                                  | 6              | 5                                                                                                                                  | 4          | 3          | 2          | 1         | 0         |  |  |  |
|     | PoffsetL7                                          | 7 PoffsetL     | .6 PoffsetL5                                                                                                                       | PoffsetL4  | PoffsetL3  | PoffsetL2  | PoffsetL1 | PoffsetL0 |  |  |  |
|     |                                                    |                |                                                                                                                                    |            |            |            |           |           |  |  |  |
|     | Bit                                                | Name           | Description                                                                                                                        |            |            |            |           |           |  |  |  |
|     | 15 - 0                                             | PoffsetL[15:0] | line active power offset. Complement, MSB is the sign bit. For calculation method, please refer to related application note 46102. |            |            |            |           |           |  |  |  |



#### QoffsetL L Line Reactive Power Offset

| Ty                                                                                                                           | Address: 38H Type: Read/Write Default Value: 0000H |            |               |            |            |            |                    |                    |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|---------------|------------|------------|------------|--------------------|--------------------|--|--|--|
|                                                                                                                              | 15 14 13 12 11 10 9 8                              |            |               |            |            |            |                    |                    |  |  |  |
|                                                                                                                              | QoffsetL1                                          | 5 QoffsetL | 14 QoffsetL13 | QoffsetL12 | QoffsetL11 | QoffsetL10 | QoffsetL9          | QoffsetL8          |  |  |  |
|                                                                                                                              | 7                                                  | 6          | 5             | 4          | 3          | 2          | 1                  | 0                  |  |  |  |
|                                                                                                                              | QoffsetL7                                          | 7 QoffsetL | .6 QoffsetL5  | QoffsetL4  | QoffsetL3  | QoffsetL2  | QoffsetL1          | QoffsetL0          |  |  |  |
|                                                                                                                              |                                                    |            |               |            |            |            |                    |                    |  |  |  |
| Bit Name Description                                                                                                         |                                                    |            |               |            |            |            |                    |                    |  |  |  |
| 15 - 0 QoffsetL[15:0] L line reactive power offset. Complement, MSB is the sign bit. For calculation method, please refer to |                                                    |            |               |            |            |            | r to related appli | cation note 46102. |  |  |  |

#### PoffsetN N Line Active Power Offset

| Туре                  | ddress: 39H vpe: Read/Write efault Value: 0000H |                |                                           |            |                   |                  |                    |                    |  |  |  |
|-----------------------|-------------------------------------------------|----------------|-------------------------------------------|------------|-------------------|------------------|--------------------|--------------------|--|--|--|
| 15 14 13 12 11 10 9 8 |                                                 |                |                                           |            |                   |                  |                    |                    |  |  |  |
|                       | PoffsetN1                                       | 5 PoffsetN     | 14 PoffsetN13                             | PoffsetN12 | PoffsetN11        | PoffsetN10       | PoffsetN9          | PoffsetN8          |  |  |  |
|                       | 7                                               | 6              | 5                                         | 4          | 3                 | 2                | 1                  | 0                  |  |  |  |
|                       | PoffsetN7                                       | 7 PoffsetN     | l6 PoffsetN5                              | PoffsetN4  | PoffsetN3         | PoffsetN2        | PoffsetN1          | PoffsetN0          |  |  |  |
|                       |                                                 |                |                                           |            |                   |                  |                    |                    |  |  |  |
| Bit Name Description  |                                                 |                |                                           |            |                   |                  |                    |                    |  |  |  |
|                       | 15 - 0                                          | PoffsetN[15:0] | N line active power of Complement, MSB is |            | r calculation met | hod, please refe | r to related appli | cation note 46102. |  |  |  |

#### QoffsetN N Line Reactive Power Offset

| Type: I               | ddress: 3AH ype: Read/Write efault Value: 0000H |    |                                          |               |                   |                  |                    |                    |           |  |  |
|-----------------------|-------------------------------------------------|----|------------------------------------------|---------------|-------------------|------------------|--------------------|--------------------|-----------|--|--|
| 15 14 13 12 11 10 9 8 |                                                 |    |                                          |               |                   |                  |                    | 8                  |           |  |  |
| Qc                    | QoffsetN15 Qoffset                              |    |                                          | 14 QoffsetN13 | QoffsetN12        | QoffsetN11       | QoffsetN10         | QoffsetN9          | QoffsetN8 |  |  |
|                       | 7                                               |    | 6                                        | 5             | 4                 | 3                | 2                  | 1                  | 0         |  |  |
| Q                     | offsetl                                         | N7 | QoffsetN                                 | N6 QoffsetN5  | QoffsetN4         | QoffsetN3        | QoffsetN2          | QoffsetN1          | QoffsetN0 |  |  |
|                       |                                                 |    |                                          |               |                   |                  |                    |                    |           |  |  |
| Bi                    | it                                              | N  | lame                                     |               |                   | Descri           | ption              |                    |           |  |  |
| 15 -                  | 15 - 0 QoffsetN[15:0]                           |    | N line reactive power Complement, MSB is |               | r calculation met | hod, please refe | r to related appli | cation note 46102. |           |  |  |

#### CS2 Checksum 2

Address: 3BH Type: Read/Write Default Value: 0000H

| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
|--------|--------|--------|--------|--------|--------|-------|-------|
| CS2_15 | CS2_14 | CS2_13 | CS2_12 | CS2_11 | CS2_10 | CS2_9 | CS2_8 |
| 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
| CS2_7  | CS2_6  | CS2_5  | CS2_4  | CS2_3  | CS2_2  | CS2_1 | CS2_0 |

| Bit    | Name      |                                                                                         | De                                                                                                                                                              | scription                                     |                                                                |                                                                       |
|--------|-----------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------|
|        |           | _                                                                                       | I be written after the 31F<br>3AH registers are shown                                                                                                           | •                                             |                                                                | ten. Suppose the high byte and                                        |
|        |           |                                                                                         | Register Address                                                                                                                                                | High<br>Byte                                  | Low<br>Byte                                                    |                                                                       |
|        |           |                                                                                         | 31H                                                                                                                                                             | H <sub>31</sub>                               | L <sub>31</sub>                                                |                                                                       |
|        |           |                                                                                         | 32H                                                                                                                                                             | H <sub>32</sub>                               | L <sub>32</sub>                                                |                                                                       |
|        |           |                                                                                         | 33H                                                                                                                                                             | H <sub>33</sub>                               | L <sub>33</sub>                                                |                                                                       |
|        |           |                                                                                         | 34H                                                                                                                                                             | H <sub>34</sub>                               | L <sub>34</sub>                                                |                                                                       |
|        |           |                                                                                         | 35H                                                                                                                                                             | H <sub>35</sub>                               | L <sub>35</sub>                                                |                                                                       |
|        |           |                                                                                         | 36H                                                                                                                                                             | H <sub>36</sub>                               | L <sub>36</sub>                                                |                                                                       |
|        |           |                                                                                         | 37H                                                                                                                                                             | H <sub>37</sub>                               | L <sub>37</sub>                                                |                                                                       |
| 15 - 0 | CS2[15:0] |                                                                                         | 38H                                                                                                                                                             | H <sub>38</sub>                               | L <sub>38</sub>                                                |                                                                       |
|        |           |                                                                                         | 39H                                                                                                                                                             | H <sub>39</sub>                               | L <sub>39</sub>                                                |                                                                       |
|        |           |                                                                                         | 3AH                                                                                                                                                             | H <sub>3A</sub>                               | L <sub>3A</sub>                                                |                                                                       |
|        |           | The high byte of 3BH re L <sub>3A</sub> The M90E26 calculates is different when AdjStar | ister is: L <sub>3B</sub> =MOD(H <sub>31</sub> +H<br>gister is: H <sub>3B</sub> =H <sub>31</sub> XOR<br>CS2 regularly. If the value<br>t=8765H, the AdjErr[1:0] | H <sub>32</sub> XOR e of the CS2 bits (SysSta | XOR <b>H<sub>3A</sub></b> X<br>2 register and<br>atus, 01H) ar | $XOR\ L_{31}\ XOR\ L_{32}\ XOR\\ XOR$ d the calculation by the M90E20 |



#### 5.4 ENERGY REGISTER

#### Theory of Energy Registers

The internal energy resolution is 0.01 pulse. Within 0.01 pulse, forward and reverse energy are counteracted. When energy exceeds 0.01 pulse, the respective forward/reserve energy is increased. The forward and reverse energy are not counteracted in absolute energy registers. Take the example of active energy, suppose:

T0: Forward energy is 12.34 pulses and reverse energy is 1.23 pulses;

From T0 to T1: 0.005 forward pulse appeared From T1 to T2: 0.004 reverse pulse appeared From T2 to T3: 0.003 reverse pulse appeared

|                       | T0    | T1     | T2     | Т3     |
|-----------------------|-------|--------|--------|--------|
| Forward Active Pulse  | 12.34 | 12.345 | 12.341 | 12.34  |
| Reserve Active Pulse  | 1.23  | 1.23   | 1.23   | 1.232  |
| Absolute Active Pulse | 13.57 | 13.575 | 13.579 | 13.582 |

When forward/reverse energy or absolute energy reaches 0.1 pulse, the respective register is updated. When forward/reverse energy or absolute energy reaches 1 pulse, CFx pins output pulse and the REVP/REVQ bits (EnStatus, 46H) are updated.

Absolute energy might be more than the sum of forward and reverse energies. If "consistency" is required between absolute energy and forward/reverse energy in system application, absolute energy can be obtained by calculating the readout of the forward and reverse energy registers.

#### APenergy Forward Active Energy

|   | , , , , , , , , , , , , , , , , , , ,   |        |            |                    |                                                                                                                                                                                           |            |            |           |           |  |
|---|-----------------------------------------|--------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|
| T | ddress: 40<br>ype: Read/<br>efault Valu | /Clear | 00H        |                    |                                                                                                                                                                                           |            |            |           |           |  |
|   | 15                                      |        | 14         | 13                 | 12                                                                                                                                                                                        | 11         | 10         | 9         | 8         |  |
|   | APenerg                                 | y15    | APenergy   | /14 APenergy13     | APenergy12                                                                                                                                                                                | APenergy11 | APenergy10 | APenergy9 | APenergy8 |  |
|   | 7                                       |        | 6          | 5                  | 4                                                                                                                                                                                         | 3          | 2          | 1         | 0         |  |
|   | APener                                  | gy7    | APenerg    | y6 APenergy5       | APenergy4                                                                                                                                                                                 | APenergy3  | APenergy2  | APenergy1 | APenergy0 |  |
| _ |                                         |        |            |                    |                                                                                                                                                                                           |            |            |           |           |  |
|   | Bit                                     | ı      | Name       |                    |                                                                                                                                                                                           | Descri     | ption      |           |           |  |
|   | 15 - 0                                  | APen   | ergy[15:0] | Data format is XXX | ergy; cleared after read.<br>XX.X pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses.<br>Ilation of this register has achieved FFFFH, the continuation accumulation will return to |            |            |           |           |  |

#### ANenergy Reverse Active Energy

| Address: 4<br>Type: Read<br>Default Val | l/Clear | )0H         |                                                                  |                  |                    |            |           |                        |
|-----------------------------------------|---------|-------------|------------------------------------------------------------------|------------------|--------------------|------------|-----------|------------------------|
| 15                                      | 15 14   |             | 13                                                               | 12               | 11                 | 10         | 9         | 8                      |
| ANener                                  | gy15    | ANenergy    | ANenergy13                                                       | ANenergy12       | ANenergy11         | ANenergy10 | ANenergy9 | ANenergy8              |
| 7                                       |         | 6           | 5                                                                | 4                | 3                  | 2          | 1         | 0                      |
| ANene                                   | rgy7    | ANenerg     | y6 ANenergy5                                                     | ANenergy4        | ANenergy3          | ANenergy2  | ANenergy1 | ANenergy0              |
| Bit                                     |         | Name        |                                                                  |                  | Descr              | iption     |           |                        |
| 15 - 0                                  | ANer    | nergy[15:0] | Reverse active enerolata format is XXXX When the accumula 0000H. | X.X pulses. Reso | lution is 0.1 puls |            |           | ulation will return to |

#### ATenergy Absolute Active Energy

| Ту                    | ddress: 42H<br>ype: Read/Clear<br>refault Value: 0000H |     |          |     |                |            |                    |                                     |           |                        |  |
|-----------------------|--------------------------------------------------------|-----|----------|-----|----------------|------------|--------------------|-------------------------------------|-----------|------------------------|--|
| 15 14 13 12 11 10 9 8 |                                                        |     |          |     |                |            |                    |                                     | 8         |                        |  |
|                       | ATenerg                                                | y15 | ATenergy | /14 | ATenergy13     | ATenergy12 | ATenergy11         | ATenergy10                          | ATenergy9 | ATenergy8              |  |
|                       | 7                                                      |     | 6        |     | 5              | 4          | 3                  | 2                                   | 1         | 0                      |  |
|                       | ATenerg                                                | ју7 | ATenerg  | у6  | ATenergy5      | ATenergy4  | ATenergy3          | ATenergy2                           | ATenergy1 | ATenergy0              |  |
|                       | Bit Name                                               |     |          |     |                |            | Descri             | ption                               |           |                        |  |
|                       | 15 - 0 ATenergy[15:0]                                  |     |          |     | format is XXXX |            | ution is 0.1 pulse | e. Maximum is 68<br>FFFFH, the cont |           | ılation will return to |  |



# RPenergy Forward (Inductive) Reactive Energy

| Т | Address: 43H |     |             |                |      |                                                                                                                                                                                                   |            |            |           |           |  |
|---|--------------|-----|-------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|
|   | 15 14        |     | 13          |                | 12   | 11                                                                                                                                                                                                | 10         | 9          | 8         |           |  |
|   | RPenerg      | y15 | RPenergy    | /14 RPener     | gy13 | RPenergy12                                                                                                                                                                                        | RPenergy11 | RPenergy10 | RPenergy9 | RPenergy8 |  |
|   | 7            |     | 6           | 5              |      | 4                                                                                                                                                                                                 | 3          | 2          | 1         | 0         |  |
|   | RPenerg      | ју7 | RPenerg     | y6 RPener      | gy5  | RPenergy4                                                                                                                                                                                         | RPenergy3  | RPenergy2  | RPenergy1 | RPenergy0 |  |
|   | Bit          |     | Name        |                |      |                                                                                                                                                                                                   | Descri     | intion     |           |           |  |
|   | 15 - 0       |     | nergy[15:0] | Data format is | XXX  | Description reactive energy, cleared after read. X.X pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses. ation of this register has achieved FFFFH, the continuation accumulation will ret |            |            |           |           |  |

#### RNenergy Reverse (Capacitive) Reactive Energy

|   | •                                         | <b>мриотито</b> , т |        |                                                            |                  |                     |                 |           |                        |
|---|-------------------------------------------|---------------------|--------|------------------------------------------------------------|------------------|---------------------|-----------------|-----------|------------------------|
| T | ddress: 44l<br>ype: Read/<br>efault Value | Clear               |        |                                                            |                  |                     |                 |           |                        |
|   | 15                                        | 14                  |        | 13                                                         | 12               | 11                  | 10              | 9         | 8                      |
|   | RNenerg                                   | y15 RNene           | gy14   | RNenergy13                                                 | RNenergy12       | RNenergy11          | RNenergy10      | RNenergy9 | RNenergy8              |
|   | 7                                         | 6                   |        | 5                                                          | 4                | 3                   | 2               | 1         | 0                      |
|   | RNenerg                                   | gy7 RNene           | rgy6   | RNenergy5                                                  | RNenergy4        | RNenergy3           | RNenergy2       | RNenergy1 | RNenergy0              |
|   |                                           |                     |        |                                                            |                  |                     |                 |           |                        |
|   | Bit                                       | Name                |        |                                                            |                  | Descri              | ption           |           |                        |
|   | 15 - 0                                    | RNenergy[15         | 0] Dat | verse (capacitive) ta format is XXXX en the accumulat 00H. | (.X pulses. Reso | lution is 0.1 pulse | e. Maximum is 6 |           | ulation will return to |

#### RTenergy Absolute Reactive Energy

| Address: 45H Type: Read/Clear Default Value: 0000H |                |                                                                   |                 |                     |            |           |                        |  |  |  |
|----------------------------------------------------|----------------|-------------------------------------------------------------------|-----------------|---------------------|------------|-----------|------------------------|--|--|--|
| 15                                                 | 14             | 13                                                                | 12              | 11                  | 10         | 9         | 8                      |  |  |  |
| RTenerg                                            | y15 RTenergy   | /14 RTenergy13                                                    | RTenergy12      | RTenergy11          | RTenergy10 | RTenergy9 | RTenergy8              |  |  |  |
| 7                                                  | 6              | 5                                                                 | 4               | 3                   | 2          | 1         | 0                      |  |  |  |
| RTenerg                                            | gy7 RTenerg    | y6 RTenergy5                                                      | RTenergy4       | RTenergy3           | RTenergy2  | RTenergy1 | RTenergy0              |  |  |  |
| Bit                                                | Name           |                                                                   |                 | Descri              | ption      |           |                        |  |  |  |
| 15 - 0                                             | RTenergy[15:0] | Absolute reactive en Data format is XXXX When the accumula 0000H. | XX pulses. Reso | lution is 0.1 pulse |            |           | ulation will return to |  |  |  |



#### EnStatus Metering Status

| Address: 46H<br>Type: Read<br>Default Value | After Power On | ı: C800H                                                             |                                                                                                                      |                |                |                                              |                                 |         |  |  |
|---------------------------------------------|----------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------------------------------------|---------------------------------|---------|--|--|
| 15                                          | 14             | 13                                                                   |                                                                                                                      | 12             | 11             | 10                                           | 9                               | 8       |  |  |
| Qnoload                                     | Pnoloa         | d RevC                                                               | ) F                                                                                                                  | RevP           | Lline          | -                                            | -                               | -       |  |  |
| 7                                           | 6              | 5                                                                    |                                                                                                                      | 4              | 3              | 2                                            | 1                               | 0       |  |  |
| -                                           | -              | -                                                                    |                                                                                                                      | -              | -              | -                                            | LNMode1                         | LNMode0 |  |  |
| Bit                                         | Name           |                                                                      | Description                                                                                                          |                |                |                                              |                                 |         |  |  |
| 15                                          | Qnoload        | 0: not reactive                                                      | is bit indicates whether the M90E26 is in reactive no-load status. not reactive no-load state reactive no-load state |                |                |                                              |                                 |         |  |  |
| 14                                          | Pnoload        | 0: not active no                                                     | his bit indicates whether the M90E26 is in active no-load status.  : not active no-load state : active no-load state |                |                |                                              |                                 |         |  |  |
| 13                                          | RevQ           | This bit indicate 0: reactive forw 1: reactive reve Note: This bit i | /ard<br>erse                                                                                                         |                | ·              | ive output). onfigured to be al              | osolute energy.                 |         |  |  |
| 12                                          | RevP           | This bit indicate 0: active forwar 1: active revers Note: This bit i | rd<br>se                                                                                                             |                | ·              | e output).<br>onfigured to be al             | osolute energy.                 |         |  |  |
| 11                                          | Lline          | This bit indicate 0: N line 1: L line                                | es the currer                                                                                                        | nt metering li | ne in anti-tar | mpering mode.                                |                                 |         |  |  |
| 10 - 2                                      | -              | Reserved.                                                            |                                                                                                                      |                |                |                                              |                                 |         |  |  |
|                                             |                |                                                                      |                                                                                                                      | •              |                | MMD0 pins. Their                             | •                               |         |  |  |
|                                             |                | <b>MMD1</b><br>0                                                     | <b>MMD0</b><br>0                                                                                                     | LNmod1         | LNmod0         |                                              | N Metering Modering mode (large |         |  |  |
|                                             |                | 0                                                                    | 1                                                                                                                    | 0              | 1              |                                              | mode (fixed L li                |         |  |  |
| 1 - 0                                       | LNMode[1:0]    |                                                                      |                                                                                                                      |                |                | L+N mode (applicable for single-phase three- |                                 |         |  |  |
| 1 - 0                                       | LINIVIOUE[1.0] | 1                                                                    | 0                                                                                                                    | 1              | 0              | ,                                            | wire system)                    |         |  |  |
|                                             |                | Flexible mode (Line specified by the LNSel bit (MMode, 2BH))         |                                                                                                                      |                |                |                                              |                                 |         |  |  |
|                                             |                |                                                                      |                                                                                                                      |                |                |                                              |                                 |         |  |  |

#### 5.5 MEASUREMENT REGISTER

#### Irms L Line Current rms

| Address: 48H<br>Type: Read<br>Default Value: | 0000H      |                                                                                                                                                                                                                                                                                                                     |        |        |        |       |       |  |
|----------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|-------|-------|--|
| 15                                           | 14         | 13                                                                                                                                                                                                                                                                                                                  | 12     | 11     | 10     | 9     | 8     |  |
| Irms15                                       | Irms14     | Irms13                                                                                                                                                                                                                                                                                                              | Irms12 | Irms11 | Irms10 | Irms9 | Irms8 |  |
| 7                                            | 6          | 5                                                                                                                                                                                                                                                                                                                   | 4      | 3      | 2      | 1     | 0     |  |
| Irms7                                        | Irms6      | Irms5                                                                                                                                                                                                                                                                                                               | Irms4  | Irms3  | Irms2  | Irms1 | Irms0 |  |
| Bit                                          | Name       |                                                                                                                                                                                                                                                                                                                     |        | Descri | ption  |       |       |  |
| 15 - 0                                       | Irms[15:0] | line current rms.  Data format is XX.XXX, which corresponds to 0 ~ 65.535A.  For cases when the current exceeds 65.535A, it is suggested to be handled by MCU in application. For example, the register value can be calibrated to 1/2 of the actual value during calibration, then multiplied by 2 in application. |        |        |        |       |       |  |

#### Urms Voltage rms

| Address: 49H<br>Type: Read |                                                                                  |          |        |        |        |       |       |  |
|----------------------------|----------------------------------------------------------------------------------|----------|--------|--------|--------|-------|-------|--|
| Default Value              | : 0000H                                                                          |          |        |        |        |       |       |  |
| 15                         | 14                                                                               | 13       | 12     | 11     | 10     | 9     | 8     |  |
| Urms15                     | Urms1                                                                            | 4 Urms13 | Urms12 | Urms11 | Urms10 | Urms9 | Urms8 |  |
| 7                          | 6                                                                                | 5        | 4      | 3      | 2      | 1     | 0     |  |
| Urms7                      | Urms6                                                                            | 6 Urms5  | Urms4  | Urms3  | Urms2  | Urms1 | Urms0 |  |
|                            |                                                                                  |          |        |        |        |       |       |  |
| Bit                        | Name                                                                             |          |        | Descri | ption  |       |       |  |
| 15 - 0                     | Urms[15:0] Voltage rms. Data format is XXX.XX, which corresponds to 0 ~ 655.35V. |          |        |        |        |       |       |  |



### Pmean L Line Mean Active Power

| Address: 4AH<br>Type: Read<br>Default Value:                                                                                                                                                                                                                                        |         |            |         |         |         |        |        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|---------|---------|---------|--------|--------|
| 15                                                                                                                                                                                                                                                                                  | 14      | 13         | 12      | 11      | 10      | 9      | 8      |
| Pmean15                                                                                                                                                                                                                                                                             | 5 Pmean | 14 Pmean13 | Pmean12 | Pmean11 | Pmean10 | Pmean9 | Pmean8 |
| 7                                                                                                                                                                                                                                                                                   | 6       | 5          | 4       | 3       | 2       | 1      | 0      |
| Pmean7                                                                                                                                                                                                                                                                              | Pmean   | 6 Pmean5   | Pmean4  | Pmean3  | Pmean2  | Pmean1 | Pmean0 |
|                                                                                                                                                                                                                                                                                     | 1       |            |         |         |         |        |        |
| Bit                                                                                                                                                                                                                                                                                 | Name    |            |         | Descri  | ption   |        |        |
| 15 - 0 Pmean[15:0] L line mean active power. Complement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.768kW. If current is specially handle by MCU, the power of the M90E26 and the actual power have the same m tiple relationship as the current. |         |            |         |         |         |        |        |

# Qmean L Line Mean Reactive Power

| Address: 4BH<br>Type: Read                                                                                                                                                                                                                                           | 1100001101 |            |         |         |         |        |        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|---------|---------|---------|--------|--------|
| Default Value:                                                                                                                                                                                                                                                       | : 0000H    |            |         |         |         |        |        |
| 15                                                                                                                                                                                                                                                                   | 14         | 13         | 12      | 11      | 10      | 9      | 8      |
| Qmean1                                                                                                                                                                                                                                                               | 5 Qmean    | 14 Qmean13 | Qmean12 | Qmean11 | Qmean10 | Qmean9 | Qmean8 |
| 7                                                                                                                                                                                                                                                                    | 6          | 5          | 4       | 3       | 2       | 1      | 0      |
| Qmean7                                                                                                                                                                                                                                                               | Qmean      | 6 Qmean5   | Qmean4  | Qmean3  | Qmean2  | Qmean1 | Qmean0 |
| Bit                                                                                                                                                                                                                                                                  | Name       |            |         | Descri  | ption   |        |        |
| L line mean reactive power.  Complement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.768kvar. If current is specially handled by MCU, the power of the M90E26 and the actual power have the samultiple relationship as the current. |            |            |         |         |         |        |        |

#### Freq Voltage Frequency

| Address: 4CH<br>Type: Read<br>Default Value:                                                                                                                          |        |        |        |        |        |                   |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|-------------------|-------|
| 15                                                                                                                                                                    | 14     | 13     | 12     | 11     | 10     | 9                 | 8     |
| Freq15                                                                                                                                                                | Freq14 | Freq13 | Freq12 | Freq11 | Freq10 | Freq9             | Freq8 |
| 7                                                                                                                                                                     | 6      | 5      | 4      | 3      | 2      | 1                 | 0     |
| Freq7                                                                                                                                                                 | Freq6  | Freq5  | Freq4  | Freq3  | Freq2  | Freq1             | Freq0 |
|                                                                                                                                                                       |        |        |        |        |        |                   |       |
| Bit                                                                                                                                                                   | Name   |        |        | Descri | ption  |                   |       |
| Voltage frequency.  15 - 0 Freq[15:0] Voltage frequency.  Data format is XX.XX. Frequency measurement range is 45.00~65.00Hz. For example, 1388H cosponds to 50.00Hz. |        |        |        |        |        | mple, 1388H corre |       |

#### PowerF L Line Power Factor

| Address: 4DH<br>Type: Read<br>Default Value |                                                                                                                                                                                                                                |             |          |          |          |         |         |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|----------|----------|---------|---------|
| 15                                          | 14                                                                                                                                                                                                                             | 13          | 12       | 11       | 10       | 9       | 8       |
| PowerF1                                     | 5 PowerF                                                                                                                                                                                                                       | 14 PowerF13 | PowerF12 | PowerF11 | PowerF10 | PowerF9 | PowerF8 |
| 7                                           | 6                                                                                                                                                                                                                              | 5           | 4        | 3        | 2        | 1       | 0       |
| PowerF7                                     | 7 PowerF                                                                                                                                                                                                                       | 6 PowerF5   | PowerF4  | PowerF3  | PowerF2  | PowerF1 | PowerF0 |
|                                             | I                                                                                                                                                                                                                              | T           |          |          |          |         |         |
| Bit                                         | Name                                                                                                                                                                                                                           |             |          | Descri   | ption    |         |         |
| 15 - 0                                      | L line power factor.  Signed, MSB is the sign bit. Data format is X.XXX. Power factor range: -1.000~+1.000. For example, 038 BH corresponds to the power factor of 1.000, and 83E8H corresponds to the power factor of -1.000. |             |          |          |          |         |         |



# Pangle Phase Angle between Voltage and L Line Current

| Address: 4EH   |                                                                                                                                  |            |          |          |          |         |         |
|----------------|----------------------------------------------------------------------------------------------------------------------------------|------------|----------|----------|----------|---------|---------|
| Type: Read     |                                                                                                                                  |            |          |          |          |         |         |
| Default Value: | 0000H                                                                                                                            |            |          |          |          |         |         |
| 15             | 14                                                                                                                               | 13         | 12       | 11       | 10       | 9       | 8       |
| Pangle15       | 5 Pangle1                                                                                                                        | 4 Pangle13 | Pangle12 | Pangle11 | Pangle10 | Pangle9 | Pangle8 |
| 7              | 6                                                                                                                                | 5          | 4        | 3        | 2        | 1       | 0       |
| Pangle7        | Pangle                                                                                                                           | 6 Pangle5  | Pangle4  | Pangle3  | Pangle2  | Pangle1 | Pangle0 |
|                |                                                                                                                                  |            |          |          |          |         | •       |
| Bit            | Name                                                                                                                             |            |          | Descri   | ption    |         |         |
| 15 - 0         | Pangle[15:0] L line voltage current angle. Signed, MSB is the sign bit. Data format is XXX.X. Angle range: -180.0~+180.0 degree. |            |          |          |          |         |         |

#### **Smean**

| LL  | ine Mean                               | Apparent Po                                                                                                                                                                                                                                                                | wer       |         |         |         |        |        |  |
|-----|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|---------|---------|--------|--------|--|
| Тур | dress: 4FH<br>be: Read<br>fault Value: |                                                                                                                                                                                                                                                                            |           |         |         |         |        |        |  |
|     | 15                                     | 14                                                                                                                                                                                                                                                                         | 13        | 12      | 11      | 10      | 9      | 8      |  |
|     | Smean15                                | 5 Smean1                                                                                                                                                                                                                                                                   | 4 Smean13 | Smean12 | Smean11 | Smean10 | Smean9 | Smean8 |  |
|     | 7                                      | 6                                                                                                                                                                                                                                                                          | 5         | 4       | 3       | 2       | 1      | 0      |  |
|     | Smean7                                 | Smean                                                                                                                                                                                                                                                                      | 6 Smean5  | Smean4  | Smean3  | Smean2  | Smean1 | Smean0 |  |
|     |                                        |                                                                                                                                                                                                                                                                            |           |         |         |         |        |        |  |
|     | Bit                                    | Name                                                                                                                                                                                                                                                                       |           |         | Descri  | ption   |        |        |  |
|     | 15 - 0                                 | Smean[15:0] L line mean apparent power.  Complement, MSB is always '0'. Data format is XX.XXX, which corresponds to 0~+32.767kVA. If current is specially handled by MCU, the power of the M90E26 and the actual power have the same multiple relationship as the current. |           |         |         |         |        |        |  |

#### Irms2 N Line Current rms

| Address: 68H<br>Type: Read<br>Default Value: |                                                                                                                                                                                                                                                                                                                                                                                                             |               |          |          |          |         |         |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|----------|----------|---------|---------|
| 15                                           | 14                                                                                                                                                                                                                                                                                                                                                                                                          | 13            | 12       | 11       | 10       | 9       | 8       |
| Irms2_15                                     | 5   Irms2_1                                                                                                                                                                                                                                                                                                                                                                                                 | l4   lrms2_13 | Irms2_12 | Irms2_11 | Irms2_10 | lrms2_9 | Irms2_8 |
| 7                                            | 6                                                                                                                                                                                                                                                                                                                                                                                                           | 5             | 4        | 3        | 2        | 1       | 0       |
| Irms2_7                                      | Irms2_                                                                                                                                                                                                                                                                                                                                                                                                      | 6 Irms2_5     | Irms2_4  | Irms2_3  | lrms2_2  | Irms2_1 | Irms2_0 |
| Bit                                          | Name                                                                                                                                                                                                                                                                                                                                                                                                        |               |          | Descri   | ption    |         |         |
| 15 - 0                                       | N line current rms. Data format is XX.XXX, which corresponds to 65.535A.  15 - 0  Irms2[15:0]  N line current rms. Data format is XX.XXX, which corresponds to 65.535A.  For cases when the current exceeds 65.535A, it is suggested to be handled by MCU in application. I example, the register value can be calibrated to 1/2 of the actual value during calibration, then multiple by 2 in application. |               |          |          |          |         |         |

### Pmean2 N Line Mean Active Power

| Address: 6AH<br>Type: Read<br>Default Value: |                                                                                                                                                                                                                                                                   |               |           |           |           |          |          |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|-----------|-----------|----------|----------|
| 15                                           | 14                                                                                                                                                                                                                                                                | 13            | 12        | 11        | 10        | 9        | 8        |
| Pmean2_                                      | 15 Pmean2_                                                                                                                                                                                                                                                        | _14 Pmean2_13 | Pmean2_12 | Pmean2_11 | Pmean2_10 | Pmean2_9 | Pmean2_8 |
| 7                                            | 6                                                                                                                                                                                                                                                                 | 5             | 4         | 3         | 2         | 1        | 0        |
| Pmean2_                                      | 7 Pmean2                                                                                                                                                                                                                                                          | _6 Pmean2_5   | Pmean2_4  | Pmean2_3  | Pmean2_2  | Pmean2_1 | Pmean2_0 |
| Bit                                          | Name                                                                                                                                                                                                                                                              |               |           | Descri    | ption     |          |          |
| 15 - 0                                       | N line mean active power.  Complement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.767kW. If current is specially handled by MCU, the power of the M90E26 and the actual power have the sammultiple relationship as the current. |               |           |           |           |          |          |



#### Qmean2 N Line Mean Reactive Power

| Т                    | ddress: 6BH<br>ype: Read<br>efault Value:                                                                                                                                                                                                                            |           |                 |           |           |           |          |          |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|-----------|-----------|-----------|----------|----------|
|                      | 15                                                                                                                                                                                                                                                                   | 14        | 13              | 12        | 11        | 10        | 9        | 8        |
|                      | Qmean2_                                                                                                                                                                                                                                                              | 15 Qmean2 | _14   Qmean2_13 | Qmean2_12 | Qmean2_11 | Qmean2_10 | Qmean2_9 | Qmean2_8 |
|                      | 7                                                                                                                                                                                                                                                                    | 6         | 5               | 4         | 3         | 2         | 1        | 0        |
|                      | Qmean2_                                                                                                                                                                                                                                                              | 7 Qmean2  | _6 Qmean2_5     | Qmean2_4  | Qmean2_3  | Qmean2_2  | Qmean2_1 | Qmean2_0 |
|                      |                                                                                                                                                                                                                                                                      | Γ         | T               |           |           |           |          |          |
| Bit Name Description |                                                                                                                                                                                                                                                                      |           |                 |           |           |           |          |          |
|                      | N line mean reactive power.  Complement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.767kvar.  If current is specially handled by MCU, the power of M90E26 and the actual power have the same multiple relationship as the current. |           |                 |           |           |           |          |          |

#### PowerF2 N Line Power Factor

|                                                                                                                                                                                                                                                              |                                       | er ractor |        |            |            |            |            |           |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------|--------|------------|------------|------------|------------|-----------|-----------|
| Тур                                                                                                                                                                                                                                                          | dress: 6Dl<br>be: Read<br>fault Value |           |        |            |            |            |            |           |           |
|                                                                                                                                                                                                                                                              | 15                                    |           | 4      | 13         | 12         | 11         | 10         | 9         | 8         |
|                                                                                                                                                                                                                                                              | PowerF2_                              | _15 Powe  | rF2_14 | PowerF2_13 | PowerF2_12 | PowerF2_11 | PowerF2_10 | PowerF2_9 | PowerF2_8 |
|                                                                                                                                                                                                                                                              | 7                                     |           | 6      | 5          | 4          | 3          | 2          | 1         | 0         |
|                                                                                                                                                                                                                                                              | PowerF2                               | _7 Powe   | erF2_6 | PowerF2_5  | PowerF2_4  | PowerF2_3  | PowerF2_2  | PowerF2_1 | PowerF2_0 |
| _                                                                                                                                                                                                                                                            |                                       |           |        |            |            |            |            |           |           |
|                                                                                                                                                                                                                                                              | Bit Name Description                  |           |        |            |            |            |            |           |           |
| N line power factor.  PowerF2[15:0] Signed, MSB is the sign bit. Data format is X.XXX. Power factor range: -1.000~+1.000. For each section of 1.000, and 83E8H corresponds to the power factor of 1.000, and 83E8H corresponds to the power factor of 1.000. |                                       |           |        |            |            |            |            |           |           |

### Pangle2 Phase Angle between Voltage and N Line Current

| Т | ddress: 6EH<br>ype: Read<br>efault Value:                                                                                               |            |               |            |            |            |                |           |
|---|-----------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|------------|------------|------------|----------------|-----------|
|   | 15                                                                                                                                      | 14         | 13            | 12         | 11         | 10         | 9              | 8         |
|   | Pangle2_1                                                                                                                               | 5 Pangle2_ | 14 Pangle2_13 | Pangle2_12 | Pangle2_11 | Pangle2_10 | Pangle2_9      | Pangle2_8 |
|   | 7                                                                                                                                       | 6          | 5             | 4          | 3          | 2          | 1              | 0         |
|   | Pangle2_                                                                                                                                | 7 Pangle2  | _6 Pangle2_5  | Pangle2_4  | Pangle2_3  | Pangle2_2  | Pangle2_1      | Pangle2_0 |
|   |                                                                                                                                         |            |               |            |            |            |                |           |
|   | Bit Name Description                                                                                                                    |            |               |            |            |            |                |           |
|   | 15 - 0 Pangle2[15:0] N line voltage current angle Signed, MSB is the sign bit. Data format is XXX.X. Angle range: -180.0~+180.0 degree. |            |               |            |            |            | <del>2</del> . |           |

#### Smean2 N Line Mean Apparent Power

| Address: 6FH<br>Type: Read<br>Default Value:                                                                                                                                                                                             |            |                 |           |           |           |          |          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-----------|-----------|-----------|----------|----------|
| 15                                                                                                                                                                                                                                       | 14         | 13              | 12        | 11        | 10        | 9        | 8        |
| Smean2_                                                                                                                                                                                                                                  | 15 Smean2_ | _14   Smean2_13 | Smean2_12 | Smean2_11 | Smean2_10 | Smean2_9 | Smean2_8 |
| 7                                                                                                                                                                                                                                        | 6          | 5               | 4         | 3         | 2         | 1        | 0        |
| Smean2_                                                                                                                                                                                                                                  | 7 Smean2   | _6 Smean2_5     | Smean2_4  | Smean2_3  | Smean2_2  | Smean2_1 | Smean2_0 |
| Bit                                                                                                                                                                                                                                      | Name       |                 |           | Descri    | ption     |          |          |
| N line mean apparent power  Complement, MSB is always '0'. Data format is XX.XXX, which corresponds to 0~+32.767  If current is specially handled by MCU, the power of M90E26 and the actual power have ple relationship as the current. |            |                 |           |           |           |          |          |



### **6 ELECTRICAL SPECIFICATION**

### 6.1 ELECTRICAL SPECIFICATION

| Parameters and Description                        | Min.        | Typical          | Max.         | Unit     | Test Conditions and Comments                                                                                                                                    |  |  |
|---------------------------------------------------|-------------|------------------|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Accuracy                                          |             |                  |              |          |                                                                                                                                                                 |  |  |
| DC Power Supply Rejection Ratio (PSRR)            |             |                  | ±0.1         | %        | VDD=3.3V $\pm$ 0.3V, 100Hz, I=5A, V=220V, L line shunt resistor 150 $\mu\Omega$ , N line CT 1000:1, sampling resistor 4.8 $\Omega$                              |  |  |
| AC Power Supply Rejection Ratio (PSRR)            |             |                  | ±0.1         | %        | VDD=3.3V superimposes 400mVrms, 100Hz Sinusoidal signal, I=5A, V=220V, L line shunt resistor 150 $\mu\Omega$ , N line CT 1000:1, sampling resistor 4.8 $\Omega$ |  |  |
| Active Energy Error (Dynamic Range 5000:1)        |             |                  | ±0.1         | %        | L line current gain is '24'; N line current gain is '1'                                                                                                         |  |  |
| Measurement Error                                 |             |                  | ±0.5         | %        |                                                                                                                                                                 |  |  |
|                                                   |             | Channel Cha      | aracteristic | S        |                                                                                                                                                                 |  |  |
| Sampling Frequency                                |             | 8                |              | kHz      |                                                                                                                                                                 |  |  |
| Harmonic Metering (active and reactive) Bandwidth |             | 1.1<br>47.5-62.5 |              | kHz      | 1% total energy metering error limit; V-harmonic <= 10% of fundamental; I-harmonic<=40% of fundamental                                                          |  |  |
| Line Frequency                                    |             | 47.5-62.5        |              | Hz<br>Hz | Active energy metering                                                                                                                                          |  |  |
| Line Frequency                                    |             |                  | g Input      | ПZ       | Reactive energy metering                                                                                                                                        |  |  |
|                                                   | 5μ          | Allalog          | 25m          |          | PGA gain is '24'                                                                                                                                                |  |  |
|                                                   |             |                  | 37.5m        |          | PGA gain is '16'                                                                                                                                                |  |  |
| L Line Current Channel Differential Input         | 7.5μ<br>15μ |                  | 75m          | Vrms     | PGA gain is '8'                                                                                                                                                 |  |  |
|                                                   | 30μ         |                  | 150m         |          | PGA gain is '4'                                                                                                                                                 |  |  |
|                                                   | 120µ        |                  | 600m         |          | PGA gain is '1'                                                                                                                                                 |  |  |
| N Line Current Channel Differential Input         | 120μ        |                  | 600m         | Vrms     | DPGA gain is '1'                                                                                                                                                |  |  |
| Voltage Channel Differential Input                | 120μ        |                  | 600m         | Vrms     | DPGA gain is '1'                                                                                                                                                |  |  |
| L Line Current Channel Input Impedance            |             | 1                |              | kΩ       | single-ended impedance                                                                                                                                          |  |  |
| N Line Current Channel Input Impedance            |             | 400              |              | kΩ       | single-ended impedance                                                                                                                                          |  |  |
| Voltage Channel Input Impedance                   |             | 400              |              | kΩ       | single-ended impedance                                                                                                                                          |  |  |
| L Line Current Channel DC Offset                  |             |                  | 10           | mV       | PGA gain is '24'                                                                                                                                                |  |  |
| N Line Current Channel DC Offset                  |             |                  | 10           | mV       |                                                                                                                                                                 |  |  |
| Voltage Channel DC Offset                         |             |                  | 10           | mV       |                                                                                                                                                                 |  |  |
|                                                   |             | Refe             | ence         |          |                                                                                                                                                                 |  |  |
| On-Chip Reference                                 |             | 1.26             |              | V        |                                                                                                                                                                 |  |  |
| Reference Voltage Temperature Coefficient         |             | ±15              | ±40          | ppm/°C   |                                                                                                                                                                 |  |  |
|                                                   |             |                  | ock          | 1        | 1                                                                                                                                                               |  |  |
| Crystal or External Clock                         |             | 8.192            |              | MHz      | The Accuracy of crystal or external clock is $\pm\text{100}$ ppm                                                                                                |  |  |
| OBILITY OF BURNE                                  | 000         | SPI/UART         |              | 1 .      | T                                                                                                                                                               |  |  |
| SPI Interface Bit Rate                            | 200         | 0400             | 160k         | bps      | David ante ef 0400 e el 0000 i e e e                                                                                                                            |  |  |
| UART Interface Baud Rate                          |             | 2400 or<br>9600  |              | bps      | Baud rate of 2400 and 9600 is automatically detected.                                                                                                           |  |  |
| UART Interface Tolerance                          |             | ±2               |              | %        |                                                                                                                                                                 |  |  |



|                                                        |      | Pulse     | Width       |    |                                                                            |
|--------------------------------------------------------|------|-----------|-------------|----|----------------------------------------------------------------------------|
| CFx Pulse Width                                        |      | 80        |             | ms | If T ≥ 160 ms, width=80ms; if T<160 ms, width = 0.5T. Refer to Section 6.6 |
|                                                        |      | Е         | SD          |    |                                                                            |
| Charged Device Model (CDM)                             | 500  |           |             | V  | JESD22-C101                                                                |
| Human Body Model (HBM)                                 | 2000 |           |             | V  | JESD22-A114                                                                |
| Latch Up                                               |      |           | ±100        | mA | JESD78A                                                                    |
| Latch Up                                               |      |           | 4.95        | V  | JESD78A                                                                    |
|                                                        |      | Operating | Conditions  |    |                                                                            |
| AVDD, Analog Power Supply                              | 2.8  | 3.3       | 3.6         | V  | Metering precision guaranteed within 3.0V~3.6V.                            |
| DVDD, Digital Power Supply                             | 2.8  | 3.3       | 3.6         | V  | Metering precision guaranteed within 3.0V~3.6V.                            |
| I <sub>AVDD</sub> , Analog Current                     |      | 3.4       |             | mA | VDD=3.3V, T=25°C, Vref decoupling capacitor is $1\mu F$ .                  |
| I <sub>DVDD</sub> , Digital Current                    |      | 2.4       |             | mA | VDD=3.3V, T=25°C, Vref decoupling capacitor is 1μF.                        |
|                                                        |      | DC Chara  | acteristics |    |                                                                            |
| Digital Input High Level (pin 1, 4, 24, 25, 27 and 28) | 2.0  |           | 5.5         | V  | VDD=3.3V±10%,                                                              |
| Digital Input High Level (pin 9, 12 and 22)            | 2.0  |           | VDD+0.3     | V  | VDD=3.3V±10%                                                               |
| Digital Input Low Level                                |      |           | 0.8         | V  | VDD=3.3V±10%                                                               |
| Digital Input Leakage Current                          |      |           | ±1          | μΑ | VDD=3.6V, VI=VDD or GND                                                    |
| Digital Output Low Level                               |      |           | 0.4         | V  | VDD=3.3V, I <sub>OL</sub> =10mA                                            |
| Digital Output High Level                              | 2.4  |           |             | V  | VDD=3.3V, I <sub>OH</sub> =-10mA                                           |
| Digital Output Low Level (OSCO)                        |      |           | 0.4         | V  | VDD=3.3V, I <sub>OL</sub> =1mA                                             |
| Digital Output High Level (OSCO)                       | 2.4  |           |             | V  | VDD=3.3V, I <sub>OH</sub> =-1mA                                            |



#### 6.2 SPI INTERFACE TIMING

The SPI interface timing is as shown in Figure-10, Figure-11 and Table-11.



Figure-10 4-Wire SPI Timing Diagram



Figure-11 3-Wire SPI Timing Diagram

**Table-11 SPI Timing Specification** 

| Symbol                  | Description                | Min.                      | Typical | Max. | Unit |
|-------------------------|----------------------------|---------------------------|---------|------|------|
| t <sub>CSH</sub> note 1 | Minimum CS High Level Time | 30T <sup>note 2</sup> +10 |         |      | ns   |
| t <sub>CSS</sub> note 1 | CS Setup Time              | 3T+10                     |         |      | ns   |
| t <sub>CSD</sub> note 1 | CS Hold Time               | 30T+10                    |         |      | ns   |
| t <sub>CLD</sub> note 1 | Clock Disable Time         | 1T                        |         |      | ns   |
| t <sub>CLH</sub>        | Clock High Level Time      | 30T+10                    |         |      | ns   |
| t <sub>CLL</sub>        | Clock Low Level Time       | 16T+10                    |         |      | ns   |
| t <sub>DIS</sub>        | Data Setup Time            | 3T+10                     |         |      | ns   |



Table-11 SPI Timing Specification (Continued)

| t <sub>DIH</sub>       | Data Hold Time      | 22T+10 |        | ns |
|------------------------|---------------------|--------|--------|----|
| t <sub>DW</sub>        | Minimum Data Width  | 30T+10 |        | ns |
| t <sub>PD</sub>        | Output Delay        | 14T    | 15T+20 | ns |
| t <sub>DF</sub> note 1 | Output Disable Time |        | 16T+20 | ns |

#### Note:

- 1. Not applicable for three-wire SPI.
- 2. T means SCLK cycle. T=122ns. (Typical value for four-wire SPI)

#### 6.3 POWER ON RESET TIMING



Figure-12 Power On Reset Timing Diagram

**Table-12 Power On Reset Specification** 

| Symbol         | Description                   | Min.  | Typical | Max.  | Unit |
|----------------|-------------------------------|-------|---------|-------|------|
| $V_{H}$        | Power On Trigger Voltage      | 2.375 | 2.5     | 2.625 | V    |
| $V_{L}$        | Power Off Trigger Voltage     | 2.185 | 2.3     | 2.415 | V    |
| $V_H-V_L$      | Hysteretic Voltage Difference |       | 0.2     |       | V    |
| T <sub>1</sub> | Delay Time After Power On     | 5     |         |       | ms   |
| T <sub>2</sub> | Delay Time After Power Off    | 10    |         |       | μs   |



#### 6.4 ZERO-CROSSING TIMING



Figure-13 Zero-Crossing Timing Diagram

**Table-13 Zero-Crossing Specification** 

| Symbol          | Description      | Min. | Typical | Max. | Unit |
|-----------------|------------------|------|---------|------|------|
| T <sub>ZX</sub> | High Level Width |      | 5       |      | ms   |
| T <sub>D</sub>  | Delay Time       |      |         | 0.5  | ms   |

### 6.5 VOLTAGE SAG TIMING



Figure-14 Voltage Sag Timing Diagram

#### Table-14 Voltage Sag Specification

| Symbol         | Description | Min. | Typical | Max. | Unit |
|----------------|-------------|------|---------|------|------|
| T <sub>D</sub> | Delay Time  |      |         | 0.5  | ms   |

### 6.6 PULSE OUTPUT



Figure-15 Output Pulse Width

### 6.7 ABSOLUTE MAXIMUM RATING

| Parameter                                         | Maximum Limit  |
|---------------------------------------------------|----------------|
| Relative Voltage Between AVDD and AGND            | -0.3V~3.7V     |
| Relative Voltage Between DVDD and DGND            | -0.3V~3.7V     |
| Analog Input Voltage (I1P, I1N, I2P, I2N, VP, VN) | -1V~VDD        |
| Digital Input Voltage                             | -0.3V~VDD+2.6V |
| Operating Temperature Range                       | -40~85 °C      |
| Maximum Junction Temperature                      | 150 °C         |

| Package Type | Thermal Resistance θ <sub>JA</sub> | Unit | Condition  |
|--------------|------------------------------------|------|------------|
| Green SSOP28 | 49                                 | °C/W | No Airflow |



## **ORDERING INFORMATION**

| Atmel Ordering Code | Package | Carrier   | Temperature Range         |
|---------------------|---------|-----------|---------------------------|
| ATM90E26-YU-R       | SSOP28  | Tape&Reel | Industry (-40°C to +85°C) |
| ATM90E26-YU-B       | SSOP28  | Tube      | Industry (-40°C to +85°C) |



## **Packaging Drawings**



#### NOTE:

- 1. Refer to JEDEC drawing MO-150, Variation AH.
- 'D' and 'E1" dimensions do not include mold flash or protrusions, but do include mold mismatch and are measured at datum plane 'H'. Mold flash or protrusion shall not exceed 0.20mm per side.
- Dimension 'b' does not include dambar protrustion/ intrusion. Allowable dambar protrusion shall be 0.13mm total in excess of b dimesnion at maximum material condition. Dambar intrusion shall not reduce dimension b by more than 0.07mm at least material condition.

| SYMBOL | MIN      | TYP   | MAX   | NOTE |
|--------|----------|-------|-------|------|
| А      | 1.73     | 1.86  | 1.99  |      |
| A1     | 0.05     | 0.13  | 0.21  |      |
| A2     | 1.68     | 1.73  | 1.78  |      |
| b      | 0.25     | -     | 0.38  | 3    |
| С      | 0.13     | -     | 0.20  |      |
| D      | 10.07    | 10.20 | 10.33 | 2    |
| Е      | 7.65     | 7.80  | 7.90  |      |
| E1     | 5.20     | 5.30  | 5.38  | 2    |
| е      | 0.65 BSC |       |       |      |
| L      | 0.55     | 0.75  | 0.95  |      |
| R      | 0.09     | -     | -     |      |
| R1     | 0.09     | -     | -     |      |

2/25/14

| ∕ltmel                                             | TITLE                                                                                                         | GPC | DRAWING NO. | REV. |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-------------|------|
| Package Drawing Contact: packagedrawings@atmel.com | 28Y, 28-lead 5.3 mm Body Width, 0.65mm pitch, 1.25mm lead length, Plastic Shrink Small Outline Package (SSOP) | TBF | 28Y         | В    |



## **REVISION HISTORY**

| Doc. Rev. | Date      | Comments                  |
|-----------|-----------|---------------------------|
| 46002A    | 4/18/2014 | Initial document release. |
| 46002B    | 11/7/2014 | Removed Preliminary.      |













**Atmel Corporation** 

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2014 Atmel Corporation. All rights reserved. / Rev.: Atmel-46002B-SE-M90E26-Datasheet\_110714.

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.